diff options
Diffstat (limited to 'board/amcc')
| -rw-r--r-- | board/amcc/sequoia/init.S | 2 | ||||
| -rw-r--r-- | board/amcc/sequoia/sdram.c | 366 | ||||
| -rw-r--r-- | board/amcc/sequoia/sdram.h | 505 | ||||
| -rw-r--r-- | board/amcc/sequoia/sequoia.c | 22 | ||||
| -rw-r--r-- | board/amcc/taishan/Makefile | 51 | ||||
| -rw-r--r-- | board/amcc/taishan/config.mk | 44 | ||||
| -rw-r--r-- | board/amcc/taishan/init.S | 97 | ||||
| -rw-r--r-- | board/amcc/taishan/lcd.c | 380 | ||||
| -rw-r--r-- | board/amcc/taishan/showinfo.c | 236 | ||||
| -rw-r--r-- | board/amcc/taishan/taishan.c | 331 | ||||
| -rw-r--r-- | board/amcc/taishan/u-boot.lds | 157 | ||||
| -rw-r--r-- | board/amcc/taishan/update.c | 78 | ||||
| -rw-r--r-- | board/amcc/yellowstone/yellowstone.c | 25 | ||||
| -rw-r--r-- | board/amcc/yosemite/yosemite.c | 25 | 
14 files changed, 2270 insertions, 49 deletions
| diff --git a/board/amcc/sequoia/init.S b/board/amcc/sequoia/init.S index 3d4ac8543..45bcd4bef 100644 --- a/board/amcc/sequoia/init.S +++ b/board/amcc/sequoia/init.S @@ -90,7 +90,7 @@ tlbtab:  	/*  	 * BOOT_CS (FLASH) must be first. Before relocation SA_I can be off to use the  	 * speed up boot process. It is patched after relocation to enable SA_I -	*/ +	 */  #ifndef CONFIG_NAND_SPL  	tlbentry( CFG_BOOT_BASE_ADDR, SZ_256M, CFG_BOOT_BASE_ADDR, 1, AC_R|AC_W|AC_X|SA_G )  #else diff --git a/board/amcc/sequoia/sdram.c b/board/amcc/sequoia/sdram.c index 53f728def..77f143844 100644 --- a/board/amcc/sequoia/sdram.c +++ b/board/amcc/sequoia/sdram.c @@ -1,5 +1,12 @@  /*   * (C) Copyright 2006 + * Sylvie Gohl,             AMCC/IBM, gohl.sylvie@fr.ibm.com + * Jacqueline Pira-Ferriol, AMCC/IBM, jpira-ferriol@fr.ibm.com + * Thierry Roman,           AMCC/IBM, thierry_roman@fr.ibm.com + * Alain Saurel,            AMCC/IBM, alain.saurel@fr.ibm.com + * Robert Snyder,           AMCC/IBM, rob.snyder@fr.ibm.com + * + * (C) Copyright 2006   * Stefan Roese, DENX Software Engineering, sr@denx.de.   *   * This program is free software; you can redistribute it and/or @@ -18,10 +25,352 @@   * MA 02111-1307 USA   */ +/* define DEBUG for debug output */ +#undef DEBUG +  #include <common.h>  #include <asm/processor.h> +#include <asm/io.h>  #include <ppc440.h> +#include "sdram.h" + +#if !defined(CONFIG_NAND_U_BOOT) || defined(CONFIG_NAND_SPL) || \ +	defined(CONFIG_DDR_DATA_EYE) +/*-----------------------------------------------------------------------------+ + * wait_for_dlllock. + +----------------------------------------------------------------------------*/ +static int wait_for_dlllock(void) +{ +	unsigned long val; +	int wait = 0; + +	/* -----------------------------------------------------------+ +	 * Wait for the DCC master delay line to finish calibration +	 * ----------------------------------------------------------*/ +	mtdcr(ddrcfga, DDR0_17); +	val = DDR0_17_DLLLOCKREG_UNLOCKED; + +	while (wait != 0xffff) { +		val = mfdcr(ddrcfgd); +		if ((val & DDR0_17_DLLLOCKREG_MASK) == DDR0_17_DLLLOCKREG_LOCKED) +			/* dlllockreg bit on */ +			return 0; +		else +			wait++; +	} +	debug("0x%04x: DDR0_17 Value (dlllockreg bit): 0x%08x\n", wait, val); +	debug("Waiting for dlllockreg bit to raise\n"); + +	return -1; +} +#endif + +#if defined(CONFIG_DDR_DATA_EYE) +/*-----------------------------------------------------------------------------+ + * wait_for_dram_init_complete. + +----------------------------------------------------------------------------*/ +int wait_for_dram_init_complete(void) +{ +	unsigned long val; +	int wait = 0; + +	/* --------------------------------------------------------------+ +	 * Wait for 'DRAM initialization complete' bit in status register +	 * -------------------------------------------------------------*/ +	mtdcr(ddrcfga, DDR0_00); + +	while (wait != 0xffff) { +		val = mfdcr(ddrcfgd); +		if ((val & DDR0_00_INT_STATUS_BIT6) == DDR0_00_INT_STATUS_BIT6) +			/* 'DRAM initialization complete' bit */ +			return 0; +		else +			wait++; +	} + +	debug("DRAM initialization complete bit in status register did not rise\n"); + +	return -1; +} + +#define NUM_TRIES 64 +#define NUM_READS 10 + +/*-----------------------------------------------------------------------------+ + * denali_core_search_data_eye. + +----------------------------------------------------------------------------*/ +void denali_core_search_data_eye(unsigned long memory_size) +{ +	int k, j; +	u32 val; +	u32 wr_dqs_shift, dqs_out_shift, dll_dqs_delay_X; +	u32 max_passing_cases = 0, wr_dqs_shift_with_max_passing_cases = 0; +	u32 passing_cases = 0, dll_dqs_delay_X_sw_val = 0; +	u32 dll_dqs_delay_X_start_window = 0, dll_dqs_delay_X_end_window = 0; +	volatile u32 *ram_pointer; +	u32 test[NUM_TRIES] = { +		0x00000000, 0x00000000, 0xFFFFFFFF, 0xFFFFFFFF, +		0x00000000, 0x00000000, 0xFFFFFFFF, 0xFFFFFFFF, +		0xFFFFFFFF, 0xFFFFFFFF, 0x00000000, 0x00000000, +		0xFFFFFFFF, 0xFFFFFFFF, 0x00000000, 0x00000000, +		0xAAAAAAAA, 0xAAAAAAAA, 0x55555555, 0x55555555, +		0xAAAAAAAA, 0xAAAAAAAA, 0x55555555, 0x55555555, +		0x55555555, 0x55555555, 0xAAAAAAAA, 0xAAAAAAAA, +		0x55555555, 0x55555555, 0xAAAAAAAA, 0xAAAAAAAA, +		0xA5A5A5A5, 0xA5A5A5A5, 0x5A5A5A5A, 0x5A5A5A5A, +		0xA5A5A5A5, 0xA5A5A5A5, 0x5A5A5A5A, 0x5A5A5A5A, +		0x5A5A5A5A, 0x5A5A5A5A, 0xA5A5A5A5, 0xA5A5A5A5, +		0x5A5A5A5A, 0x5A5A5A5A, 0xA5A5A5A5, 0xA5A5A5A5, +		0xAA55AA55, 0xAA55AA55, 0x55AA55AA, 0x55AA55AA, +		0xAA55AA55, 0xAA55AA55, 0x55AA55AA, 0x55AA55AA, +		0x55AA55AA, 0x55AA55AA, 0xAA55AA55, 0xAA55AA55, +		0x55AA55AA, 0x55AA55AA, 0xAA55AA55, 0xAA55AA55 }; + +	ram_pointer = (volatile u32 *)(CFG_SDRAM_BASE); + +	for (wr_dqs_shift = 64; wr_dqs_shift < 96; wr_dqs_shift++) { +		/*for (wr_dqs_shift=1; wr_dqs_shift<96; wr_dqs_shift++) {*/ + +		/* -----------------------------------------------------------+ +		 * De-assert 'start' parameter. +		 * ----------------------------------------------------------*/ +		mtdcr(ddrcfga, DDR0_02); +		val = (mfdcr(ddrcfgd) & ~DDR0_02_START_MASK) | DDR0_02_START_OFF; +		mtdcr(ddrcfgd, val); + +		/* -----------------------------------------------------------+ +		 * Set 'wr_dqs_shift' +		 * ----------------------------------------------------------*/ +		mtdcr(ddrcfga, DDR0_09); +		val = (mfdcr(ddrcfgd) & ~DDR0_09_WR_DQS_SHIFT_MASK) +			| DDR0_09_WR_DQS_SHIFT_ENCODE(wr_dqs_shift); +		mtdcr(ddrcfgd, val); + +		/* -----------------------------------------------------------+ +		 * Set 'dqs_out_shift' = wr_dqs_shift + 32 +		 * ----------------------------------------------------------*/ +		dqs_out_shift = wr_dqs_shift + 32; +		mtdcr(ddrcfga, DDR0_22); +		val = (mfdcr(ddrcfgd) & ~DDR0_22_DQS_OUT_SHIFT_MASK) +			| DDR0_22_DQS_OUT_SHIFT_ENCODE(dqs_out_shift); +		mtdcr(ddrcfgd, val); + +		passing_cases = 0; + +		for (dll_dqs_delay_X = 1; dll_dqs_delay_X < 64; dll_dqs_delay_X++) { +			/*for (dll_dqs_delay_X=1; dll_dqs_delay_X<128; dll_dqs_delay_X++) {*/ +			/* -----------------------------------------------------------+ +			 * Set 'dll_dqs_delay_X'. +			 * ----------------------------------------------------------*/ +			/* dll_dqs_delay_0 */ +			mtdcr(ddrcfga, DDR0_17); +			val = (mfdcr(ddrcfgd) & ~DDR0_17_DLL_DQS_DELAY_0_MASK) +				| DDR0_17_DLL_DQS_DELAY_0_ENCODE(dll_dqs_delay_X); +			mtdcr(ddrcfgd, val); +			/* dll_dqs_delay_1 to dll_dqs_delay_4 */ +			mtdcr(ddrcfga, DDR0_18); +			val = (mfdcr(ddrcfgd) & ~DDR0_18_DLL_DQS_DELAY_X_MASK) +				| DDR0_18_DLL_DQS_DELAY_4_ENCODE(dll_dqs_delay_X) +				| DDR0_18_DLL_DQS_DELAY_3_ENCODE(dll_dqs_delay_X) +				| DDR0_18_DLL_DQS_DELAY_2_ENCODE(dll_dqs_delay_X) +				| DDR0_18_DLL_DQS_DELAY_1_ENCODE(dll_dqs_delay_X); +			mtdcr(ddrcfgd, val); +			/* dll_dqs_delay_5 to dll_dqs_delay_8 */ +			mtdcr(ddrcfga, DDR0_19); +			val = (mfdcr(ddrcfgd) & ~DDR0_19_DLL_DQS_DELAY_X_MASK) +				| DDR0_19_DLL_DQS_DELAY_8_ENCODE(dll_dqs_delay_X) +				| DDR0_19_DLL_DQS_DELAY_7_ENCODE(dll_dqs_delay_X) +				| DDR0_19_DLL_DQS_DELAY_6_ENCODE(dll_dqs_delay_X) +				| DDR0_19_DLL_DQS_DELAY_5_ENCODE(dll_dqs_delay_X); +			mtdcr(ddrcfgd, val); + +			ppcMsync(); +			ppcMbar(); + +			/* -----------------------------------------------------------+ +			 * Assert 'start' parameter. +			 * ----------------------------------------------------------*/ +			mtdcr(ddrcfga, DDR0_02); +			val = (mfdcr(ddrcfgd) & ~DDR0_02_START_MASK) | DDR0_02_START_ON; +			mtdcr(ddrcfgd, val); + +			ppcMsync(); +			ppcMbar(); + +			/* -----------------------------------------------------------+ +			 * Wait for the DCC master delay line to finish calibration +			 * ----------------------------------------------------------*/ +			if (wait_for_dlllock() != 0) { +				printf("dlllock did not occur !!!\n"); +				printf("denali_core_search_data_eye!!!\n"); +				printf("wr_dqs_shift = %d - dll_dqs_delay_X = %d\n", +				       wr_dqs_shift, dll_dqs_delay_X); +				hang(); +			} +			ppcMsync(); +			ppcMbar(); + +			if (wait_for_dram_init_complete() != 0) { +				printf("dram init complete did not occur !!!\n"); +				printf("denali_core_search_data_eye!!!\n"); +				printf("wr_dqs_shift = %d - dll_dqs_delay_X = %d\n", +				       wr_dqs_shift, dll_dqs_delay_X); +				hang(); +			} +			udelay(100);  /* wait 100us to ensure init is really completed !!! */ + +			/* write values */ +			for (j=0; j<NUM_TRIES; j++) { +				ram_pointer[j] = test[j]; + +				/* clear any cache at ram location */ +				__asm__("dcbf 0,%0": :"r" (&ram_pointer[j])); +			} + +			/* read values back */ +			for (j=0; j<NUM_TRIES; j++) { +				for (k=0; k<NUM_READS; k++) { +					/* clear any cache at ram location */ +					__asm__("dcbf 0,%0": :"r" (&ram_pointer[j])); + +					if (ram_pointer[j] != test[j]) +						break; +				} + +				/* read error */ +				if (k != NUM_READS) +					break; +			} + +			/* See if the dll_dqs_delay_X value passed.*/ +			if (j < NUM_TRIES) { +				/* Failed */ +				passing_cases = 0; +				/* break; */ +			} else { +				/* Passed */ +				if (passing_cases == 0) +					dll_dqs_delay_X_sw_val = dll_dqs_delay_X; +				passing_cases++; +				if (passing_cases >= max_passing_cases) { +					max_passing_cases = passing_cases; +					wr_dqs_shift_with_max_passing_cases = wr_dqs_shift; +					dll_dqs_delay_X_start_window = dll_dqs_delay_X_sw_val; +					dll_dqs_delay_X_end_window = dll_dqs_delay_X; +				} +			} + +			/* -----------------------------------------------------------+ +			 * De-assert 'start' parameter. +			 * ----------------------------------------------------------*/ +			mtdcr(ddrcfga, DDR0_02); +			val = (mfdcr(ddrcfgd) & ~DDR0_02_START_MASK) | DDR0_02_START_OFF; +			mtdcr(ddrcfgd, val); + +		} /* for (dll_dqs_delay_X=0; dll_dqs_delay_X<128; dll_dqs_delay_X++) */ + +	} /* for (wr_dqs_shift=0; wr_dqs_shift<96; wr_dqs_shift++) */ + +	/* -----------------------------------------------------------+ +	 * Largest passing window is now detected. +	 * ----------------------------------------------------------*/ + +	/* Compute dll_dqs_delay_X value */ +	dll_dqs_delay_X = (dll_dqs_delay_X_end_window + dll_dqs_delay_X_start_window) / 2; +	wr_dqs_shift = wr_dqs_shift_with_max_passing_cases; + +	debug("DQS calibration - Window detected:\n"); +	debug("max_passing_cases = %d\n", max_passing_cases); +	debug("wr_dqs_shift      = %d\n", wr_dqs_shift); +	debug("dll_dqs_delay_X   = %d\n", dll_dqs_delay_X); +	debug("dll_dqs_delay_X window = %d - %d\n", +	       dll_dqs_delay_X_start_window, dll_dqs_delay_X_end_window); + +	/* -----------------------------------------------------------+ +	 * De-assert 'start' parameter. +	 * ----------------------------------------------------------*/ +	mtdcr(ddrcfga, DDR0_02); +	val = (mfdcr(ddrcfgd) & ~DDR0_02_START_MASK) | DDR0_02_START_OFF; +	mtdcr(ddrcfgd, val); + +	/* -----------------------------------------------------------+ +	 * Set 'wr_dqs_shift' +	 * ----------------------------------------------------------*/ +	mtdcr(ddrcfga, DDR0_09); +	val = (mfdcr(ddrcfgd) & ~DDR0_09_WR_DQS_SHIFT_MASK) +		| DDR0_09_WR_DQS_SHIFT_ENCODE(wr_dqs_shift); +	mtdcr(ddrcfgd, val); +	debug("DDR0_09=0x%08lx\n", val); + +	/* -----------------------------------------------------------+ +	 * Set 'dqs_out_shift' = wr_dqs_shift + 32 +	 * ----------------------------------------------------------*/ +	dqs_out_shift = wr_dqs_shift + 32; +	mtdcr(ddrcfga, DDR0_22); +	val = (mfdcr(ddrcfgd) & ~DDR0_22_DQS_OUT_SHIFT_MASK) +		| DDR0_22_DQS_OUT_SHIFT_ENCODE(dqs_out_shift); +	mtdcr(ddrcfgd, val); +	debug("DDR0_22=0x%08lx\n", val); + +	/* -----------------------------------------------------------+ +	 * Set 'dll_dqs_delay_X'. +	 * ----------------------------------------------------------*/ +	/* dll_dqs_delay_0 */ +	mtdcr(ddrcfga, DDR0_17); +	val = (mfdcr(ddrcfgd) & ~DDR0_17_DLL_DQS_DELAY_0_MASK) +		| DDR0_17_DLL_DQS_DELAY_0_ENCODE(dll_dqs_delay_X); +	mtdcr(ddrcfgd, val); +	debug("DDR0_17=0x%08lx\n", val); + +	/* dll_dqs_delay_1 to dll_dqs_delay_4 */ +	mtdcr(ddrcfga, DDR0_18); +	val = (mfdcr(ddrcfgd) & ~DDR0_18_DLL_DQS_DELAY_X_MASK) +		| DDR0_18_DLL_DQS_DELAY_4_ENCODE(dll_dqs_delay_X) +		| DDR0_18_DLL_DQS_DELAY_3_ENCODE(dll_dqs_delay_X) +		| DDR0_18_DLL_DQS_DELAY_2_ENCODE(dll_dqs_delay_X) +		| DDR0_18_DLL_DQS_DELAY_1_ENCODE(dll_dqs_delay_X); +	mtdcr(ddrcfgd, val); +	debug("DDR0_18=0x%08lx\n", val); + +	/* dll_dqs_delay_5 to dll_dqs_delay_8 */ +	mtdcr(ddrcfga, DDR0_19); +	val = (mfdcr(ddrcfgd) & ~DDR0_19_DLL_DQS_DELAY_X_MASK) +		| DDR0_19_DLL_DQS_DELAY_8_ENCODE(dll_dqs_delay_X) +		| DDR0_19_DLL_DQS_DELAY_7_ENCODE(dll_dqs_delay_X) +		| DDR0_19_DLL_DQS_DELAY_6_ENCODE(dll_dqs_delay_X) +		| DDR0_19_DLL_DQS_DELAY_5_ENCODE(dll_dqs_delay_X); +	mtdcr(ddrcfgd, val); +	debug("DDR0_19=0x%08lx\n", val); + +	/* -----------------------------------------------------------+ +	 * Assert 'start' parameter. +	 * ----------------------------------------------------------*/ +	mtdcr(ddrcfga, DDR0_02); +	val = (mfdcr(ddrcfgd) & ~DDR0_02_START_MASK) | DDR0_02_START_ON; +	mtdcr(ddrcfgd, val); + +	ppcMsync(); +	ppcMbar(); + +	/* -----------------------------------------------------------+ +	 * Wait for the DCC master delay line to finish calibration +	 * ----------------------------------------------------------*/ +	if (wait_for_dlllock() != 0) { +		printf("dlllock did not occur !!!\n"); +		hang(); +	} +	ppcMsync(); +	ppcMbar(); + +	if (wait_for_dram_init_complete() != 0) { +		printf("dram init complete did not occur !!!\n"); +		hang(); +	} +	udelay(100);  /* wait 100us to ensure init is really completed !!! */ +} +#endif /* CONFIG_DDR_DATA_EYE */ +  /*************************************************************************   *   * initdram -- 440EPx's DDR controller is a DENALI Core @@ -30,8 +379,6 @@  long int initdram (int board_type)  {  #if !defined(CONFIG_NAND_U_BOOT) || defined(CONFIG_NAND_SPL) -	volatile ulong val; -  	mtsdram(DDR0_02, 0x00000000);  	mtsdram(DDR0_00, 0x0000190A); @@ -64,14 +411,15 @@ long int initdram (int board_type)  	mtsdram(DDR0_44, 0x00000005);  	mtsdram(DDR0_02, 0x00000001); -	/* -	 * Wait for DCC master delay line to finish calibration -	 */ -	mfsdram(DDR0_17, val); -	while (((val >> 8) & 0x000007f) == 0) { -		mfsdram(DDR0_17, val); -	} +	wait_for_dlllock();  #endif /* #ifndef CONFIG_NAND_U_BOOT */ +#ifdef CONFIG_DDR_DATA_EYE +	/* -----------------------------------------------------------+ +	 * Perform data eye search if requested. +	 * ----------------------------------------------------------*/ +	denali_core_search_data_eye(CFG_MBYTES_SDRAM << 20); +#endif +  	return (CFG_MBYTES_SDRAM << 20);  } diff --git a/board/amcc/sequoia/sdram.h b/board/amcc/sequoia/sdram.h new file mode 100644 index 000000000..7f847aa2a --- /dev/null +++ b/board/amcc/sequoia/sdram.h @@ -0,0 +1,505 @@ +/* + * (C) Copyright 2006 + * Sylvie Gohl,             AMCC/IBM, gohl.sylvie@fr.ibm.com + * Jacqueline Pira-Ferriol, AMCC/IBM, jpira-ferriol@fr.ibm.com + * Thierry Roman,           AMCC/IBM, thierry_roman@fr.ibm.com + * Alain Saurel,            AMCC/IBM, alain.saurel@fr.ibm.com + * Robert Snyder,           AMCC/IBM, rob.snyder@fr.ibm.com + * + * This program is free software; you can redistribute it and/or + * modify it under the terms of the GNU General Public License as + * published by the Free Software Foundation; either version 2 of + * the License, or (at your option) any later version. + * + * This program is distributed in the hope that it will be useful, + * but WITHOUT ANY WARRANTY; without even the implied warranty of + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the + * GNU General Public License for more details. + * + * You should have received a copy of the GNU General Public License + * along with this program; if not, write to the Free Software + * Foundation, Inc., 59 Temple Place, Suite 330, Boston, + * MA 02111-1307 USA + */ + +#ifndef _SPD_SDRAM_DENALI_H_ +#define _SPD_SDRAM_DENALI_H_ + +#define ppcMsync	sync +#define ppcMbar		eieio + +/* General definitions */ +#define MAX_SPD_BYTE        128         /* highest SPD byte # to read */ +#define DENALI_REG_NUMBER   45          /* 45 Regs in PPC440EPx Denali Core */ +#define SUPPORTED_DIMMS_NB  7           /* Number of supported DIMM modules types */ +#define SDRAM_NONE          0           /* No DIMM detected in Slot */ +#define MAXRANKS            2           /* 2 ranks maximum */ + +/* Supported PLB Frequencies */ +#define PLB_FREQ_133MHZ     133333333 +#define PLB_FREQ_152MHZ     152000000 +#define PLB_FREQ_160MHZ     160000000 +#define PLB_FREQ_166MHZ     166666666 + +/* Denali Core Registers */ +#define SDRAM_DCR_BASE 0x10 + +#define DDR_DCR_BASE 0x10 +#define ddrcfga  (DDR_DCR_BASE+0x0)   /* DDR configuration address reg */ +#define ddrcfgd  (DDR_DCR_BASE+0x1)   /* DDR configuration data reg    */ + +/*-----------------------------------------------------------------------------+ +  | Values for ddrcfga register - indirect addressing of these regs +  +-----------------------------------------------------------------------------*/ + +#define DDR0_00                         0x00 +#define DDR0_00_INT_ACK_MASK              0x7F000000 /* Write only */ +#define DDR0_00_INT_ACK_ALL               0x7F000000 +#define DDR0_00_INT_ACK_ENCODE(n)           ((((unsigned long)(n))&0x7F)<<24) +#define DDR0_00_INT_ACK_DECODE(n)           ((((unsigned long)(n))>>24)&0x7F) +/* Status */ +#define DDR0_00_INT_STATUS_MASK           0x00FF0000 /* Read only */ +/* Bit0. A single access outside the defined PHYSICAL memory space detected. */ +#define DDR0_00_INT_STATUS_BIT0           0x00010000 +/* Bit1. Multiple accesses outside the defined PHYSICAL memory space detected. */ +#define DDR0_00_INT_STATUS_BIT1           0x00020000 +/* Bit2. Single correctable ECC event detected */ +#define DDR0_00_INT_STATUS_BIT2           0x00040000 +/* Bit3. Multiple correctable ECC events detected. */ +#define DDR0_00_INT_STATUS_BIT3           0x00080000 +/* Bit4. Single uncorrectable ECC event detected. */ +#define DDR0_00_INT_STATUS_BIT4           0x00100000 +/* Bit5. Multiple uncorrectable ECC events detected. */ +#define DDR0_00_INT_STATUS_BIT5           0x00200000 +/* Bit6. DRAM initialization complete. */ +#define DDR0_00_INT_STATUS_BIT6           0x00400000 +/* Bit7. Logical OR of all lower bits. */ +#define DDR0_00_INT_STATUS_BIT7           0x00800000 + +#define DDR0_00_INT_STATUS_ENCODE(n)        ((((unsigned long)(n))&0xFF)<<16) +#define DDR0_00_INT_STATUS_DECODE(n)        ((((unsigned long)(n))>>16)&0xFF) +#define DDR0_00_DLL_INCREMENT_MASK        0x00007F00 +#define DDR0_00_DLL_INCREMENT_ENCODE(n)     ((((unsigned long)(n))&0x7F)<<8) +#define DDR0_00_DLL_INCREMENT_DECODE(n)     ((((unsigned long)(n))>>8)&0x7F) +#define DDR0_00_DLL_START_POINT_MASK      0x0000007F +#define DDR0_00_DLL_START_POINT_ENCODE(n)   ((((unsigned long)(n))&0x7F)<<0) +#define DDR0_00_DLL_START_POINT_DECODE(n)   ((((unsigned long)(n))>>0)&0x7F) + + +#define DDR0_01                         0x01 +#define DDR0_01_PLB0_DB_CS_LOWER_MASK     0x1F000000 +#define DDR0_01_PLB0_DB_CS_LOWER_ENCODE(n)  ((((unsigned long)(n))&0x1F)<<24) +#define DDR0_01_PLB0_DB_CS_LOWER_DECODE(n)  ((((unsigned long)(n))>>24)&0x1F) +#define DDR0_01_PLB0_DB_CS_UPPER_MASK     0x001F0000 +#define DDR0_01_PLB0_DB_CS_UPPER_ENCODE(n)  ((((unsigned long)(n))&0x1F)<<16) +#define DDR0_01_PLB0_DB_CS_UPPER_DECODE(n)  ((((unsigned long)(n))>>16)&0x1F) +#define DDR0_01_OUT_OF_RANGE_TYPE_MASK    0x00000700 /* Read only */ +#define DDR0_01_OUT_OF_RANGE_TYPE_ENCODE(n)               ((((unsigned long)(n))&0x7)<<8) +#define DDR0_01_OUT_OF_RANGE_TYPE_DECODE(n)               ((((unsigned long)(n))>>8)&0x7) +#define DDR0_01_INT_MASK_MASK             0x000000FF +#define DDR0_01_INT_MASK_ENCODE(n)          ((((unsigned long)(n))&0xFF)<<0) +#define DDR0_01_INT_MASK_DECODE(n)          ((((unsigned long)(n))>>0)&0xFF) +#define DDR0_01_INT_MASK_ALL_ON           0x000000FF +#define DDR0_01_INT_MASK_ALL_OFF          0x00000000 + +#define DDR0_02                         0x02 +#define DDR0_02_MAX_CS_REG_MASK           0x02000000 /* Read only */ +#define DDR0_02_MAX_CS_REG_ENCODE(n)        ((((unsigned long)(n))&0x2)<<24) +#define DDR0_02_MAX_CS_REG_DECODE(n)        ((((unsigned long)(n))>>24)&0x2) +#define DDR0_02_MAX_COL_REG_MASK          0x000F0000 /* Read only */ +#define DDR0_02_MAX_COL_REG_ENCODE(n)       ((((unsigned long)(n))&0xF)<<16) +#define DDR0_02_MAX_COL_REG_DECODE(n)       ((((unsigned long)(n))>>16)&0xF) +#define DDR0_02_MAX_ROW_REG_MASK          0x00000F00 /* Read only */ +#define DDR0_02_MAX_ROW_REG_ENCODE(n)       ((((unsigned long)(n))&0xF)<<8) +#define DDR0_02_MAX_ROW_REG_DECODE(n)       ((((unsigned long)(n))>>8)&0xF) +#define DDR0_02_START_MASK                0x00000001 +#define DDR0_02_START_ENCODE(n)             ((((unsigned long)(n))&0x1)<<0) +#define DDR0_02_START_DECODE(n)             ((((unsigned long)(n))>>0)&0x1) +#define DDR0_02_START_OFF                 0x00000000 +#define DDR0_02_START_ON                  0x00000001 + +#define DDR0_03                         0x03 +#define DDR0_03_BSTLEN_MASK               0x07000000 +#define DDR0_03_BSTLEN_ENCODE(n)            ((((unsigned long)(n))&0x7)<<24) +#define DDR0_03_BSTLEN_DECODE(n)            ((((unsigned long)(n))>>24)&0x7) +#define DDR0_03_CASLAT_MASK               0x00070000 +#define DDR0_03_CASLAT_ENCODE(n)            ((((unsigned long)(n))&0x7)<<16) +#define DDR0_03_CASLAT_DECODE(n)            ((((unsigned long)(n))>>16)&0x7) +#define DDR0_03_CASLAT_LIN_MASK           0x00000F00 +#define DDR0_03_CASLAT_LIN_ENCODE(n)        ((((unsigned long)(n))&0xF)<<8) +#define DDR0_03_CASLAT_LIN_DECODE(n)        ((((unsigned long)(n))>>8)&0xF) +#define DDR0_03_INITAREF_MASK             0x0000000F +#define DDR0_03_INITAREF_ENCODE(n)          ((((unsigned long)(n))&0xF)<<0) +#define DDR0_03_INITAREF_DECODE(n)          ((((unsigned long)(n))>>0)&0xF) + +#define DDR0_04                         0x04 +#define DDR0_04_TRC_MASK                  0x1F000000 +#define DDR0_04_TRC_ENCODE(n)               ((((unsigned long)(n))&0x1F)<<24) +#define DDR0_04_TRC_DECODE(n)               ((((unsigned long)(n))>>24)&0x1F) +#define DDR0_04_TRRD_MASK                 0x00070000 +#define DDR0_04_TRRD_ENCODE(n)              ((((unsigned long)(n))&0x7)<<16) +#define DDR0_04_TRRD_DECODE(n)              ((((unsigned long)(n))>>16)&0x7) +#define DDR0_04_TRTP_MASK                 0x00000700 +#define DDR0_04_TRTP_ENCODE(n)              ((((unsigned long)(n))&0x7)<<8) +#define DDR0_04_TRTP_DECODE(n)              ((((unsigned long)(n))>>8)&0x7) + +#define DDR0_05                         0x05 +#define DDR0_05_TMRD_MASK                 0x1F000000 +#define DDR0_05_TMRD_ENCODE(n)              ((((unsigned long)(n))&0x1F)<<24) +#define DDR0_05_TMRD_DECODE(n)              ((((unsigned long)(n))>>24)&0x1F) +#define DDR0_05_TEMRS_MASK                0x00070000 +#define DDR0_05_TEMRS_ENCODE(n)             ((((unsigned long)(n))&0x7)<<16) +#define DDR0_05_TEMRS_DECODE(n)             ((((unsigned long)(n))>>16)&0x7) +#define DDR0_05_TRP_MASK                  0x00000F00 +#define DDR0_05_TRP_ENCODE(n)               ((((unsigned long)(n))&0xF)<<8) +#define DDR0_05_TRP_DECODE(n)               ((((unsigned long)(n))>>8)&0xF) +#define DDR0_05_TRAS_MIN_MASK             0x000000FF +#define DDR0_05_TRAS_MIN_ENCODE(n)          ((((unsigned long)(n))&0xFF)<<0) +#define DDR0_05_TRAS_MIN_DECODE(n)          ((((unsigned long)(n))>>0)&0xFF) + +#define DDR0_06                         0x06 +#define DDR0_06_WRITEINTERP_MASK          0x01000000 +#define DDR0_06_WRITEINTERP_ENCODE(n)       ((((unsigned long)(n))&0x1)<<24) +#define DDR0_06_WRITEINTERP_DECODE(n)       ((((unsigned long)(n))>>24)&0x1) +#define DDR0_06_TWTR_MASK                 0x00070000 +#define DDR0_06_TWTR_ENCODE(n)              ((((unsigned long)(n))&0x7)<<16) +#define DDR0_06_TWTR_DECODE(n)              ((((unsigned long)(n))>>16)&0x7) +#define DDR0_06_TDLL_MASK                 0x0000FF00 +#define DDR0_06_TDLL_ENCODE(n)              ((((unsigned long)(n))&0xFF)<<8) +#define DDR0_06_TDLL_DECODE(n)              ((((unsigned long)(n))>>8)&0xFF) +#define DDR0_06_TRFC_MASK                 0x0000007F +#define DDR0_06_TRFC_ENCODE(n)              ((((unsigned long)(n))&0x7F)<<0) +#define DDR0_06_TRFC_DECODE(n)              ((((unsigned long)(n))>>0)&0x7F) + +#define DDR0_07                         0x07 +#define DDR0_07_NO_CMD_INIT_MASK          0x01000000 +#define DDR0_07_NO_CMD_INIT_ENCODE(n)       ((((unsigned long)(n))&0x1)<<24) +#define DDR0_07_NO_CMD_INIT_DECODE(n)       ((((unsigned long)(n))>>24)&0x1) +#define DDR0_07_TFAW_MASK                 0x001F0000 +#define DDR0_07_TFAW_ENCODE(n)              ((((unsigned long)(n))&0x1F)<<16) +#define DDR0_07_TFAW_DECODE(n)              ((((unsigned long)(n))>>16)&0x1F) +#define DDR0_07_AUTO_REFRESH_MODE_MASK    0x00000100 +#define DDR0_07_AUTO_REFRESH_MODE_ENCODE(n) ((((unsigned long)(n))&0x1)<<8) +#define DDR0_07_AUTO_REFRESH_MODE_DECODE(n) ((((unsigned long)(n))>>8)&0x1) +#define DDR0_07_AREFRESH_MASK             0x00000001 +#define DDR0_07_AREFRESH_ENCODE(n)          ((((unsigned long)(n))&0x1)<<0) +#define DDR0_07_AREFRESH_DECODE(n)          ((((unsigned long)(n))>>0)&0x1) + +#define DDR0_08                         0x08 +#define DDR0_08_WRLAT_MASK                0x07000000 +#define DDR0_08_WRLAT_ENCODE(n)             ((((unsigned long)(n))&0x7)<<24) +#define DDR0_08_WRLAT_DECODE(n)             ((((unsigned long)(n))>>24)&0x7) +#define DDR0_08_TCPD_MASK                 0x00FF0000 +#define DDR0_08_TCPD_ENCODE(n)              ((((unsigned long)(n))&0xFF)<<16) +#define DDR0_08_TCPD_DECODE(n)              ((((unsigned long)(n))>>16)&0xFF) +#define DDR0_08_DQS_N_EN_MASK             0x00000100 +#define DDR0_08_DQS_N_EN_ENCODE(n)          ((((unsigned long)(n))&0x1)<<8) +#define DDR0_08_DQS_N_EN_DECODE(n)          ((((unsigned long)(n))>>8)&0x1) +#define DDR0_08_DDRII_SDRAM_MODE_MASK     0x00000001 +#define DDR0_08_DDRII_ENCODE(n)             ((((unsigned long)(n))&0x1)<<0) +#define DDR0_08_DDRII_DECODE(n)             ((((unsigned long)(n))>>0)&0x1) + +#define DDR0_09                         0x09 +#define DDR0_09_OCD_ADJUST_PDN_CS_0_MASK  0x1F000000 +#define DDR0_09_OCD_ADJUST_PDN_CS_0_ENCODE(n) ((((unsigned long)(n))&0x1F)<<24) +#define DDR0_09_OCD_ADJUST_PDN_CS_0_DECODE(n) ((((unsigned long)(n))>>24)&0x1F) +#define DDR0_09_RTT_0_MASK                0x00030000 +#define DDR0_09_RTT_0_ENCODE(n)             ((((unsigned long)(n))&0x3)<<16) +#define DDR0_09_RTT_0_DECODE(n)             ((((unsigned long)(n))>>16)&0x3) +#define DDR0_09_WR_DQS_SHIFT_BYPASS_MASK  0x00007F00 +#define DDR0_09_WR_DQS_SHIFT_BYPASS_ENCODE(n) ((((unsigned long)(n))&0x7F)<<8) +#define DDR0_09_WR_DQS_SHIFT_BYPASS_DECODE(n) ((((unsigned long)(n))>>8)&0x7F) +#define DDR0_09_WR_DQS_SHIFT_MASK         0x0000007F +#define DDR0_09_WR_DQS_SHIFT_ENCODE(n)      ((((unsigned long)(n))&0x7F)<<0) +#define DDR0_09_WR_DQS_SHIFT_DECODE(n)      ((((unsigned long)(n))>>0)&0x7F) + +#define DDR0_10                         0x0A +#define DDR0_10_WRITE_MODEREG_MASK        0x00010000 /* Write only */ +#define DDR0_10_WRITE_MODEREG_ENCODE(n)     ((((unsigned long)(n))&0x1)<<16) +#define DDR0_10_WRITE_MODEREG_DECODE(n)     ((((unsigned long)(n))>>16)&0x1) +#define DDR0_10_CS_MAP_MASK               0x00000300 +#define DDR0_10_CS_MAP_NO_MEM             0x00000000 +#define DDR0_10_CS_MAP_RANK0_INSTALLED    0x00000100 +#define DDR0_10_CS_MAP_RANK1_INSTALLED    0x00000200 +#define DDR0_10_CS_MAP_ENCODE(n)            ((((unsigned long)(n))&0x3)<<8) +#define DDR0_10_CS_MAP_DECODE(n)            ((((unsigned long)(n))>>8)&0x3) +#define DDR0_10_OCD_ADJUST_PUP_CS_0_MASK  0x0000001F +#define DDR0_10_OCD_ADJUST_PUP_CS_0_ENCODE(n) ((((unsigned long)(n))&0x1F)<<0) +#define DDR0_10_OCD_ADJUST_PUP_CS_0_DECODE(n) ((((unsigned long)(n))>>0)&0x1F) + +#define DDR0_11                         0x0B +#define DDR0_11_SREFRESH_MASK             0x01000000 +#define DDR0_11_SREFRESH_ENCODE(n)          ((((unsigned long)(n))&0x1)<<24) +#define DDR0_11_SREFRESH_DECODE(n)          ((((unsigned long)(n))>>24)&0x1F) +#define DDR0_11_TXSNR_MASK                0x00FF0000 +#define DDR0_11_TXSNR_ENCODE(n)             ((((unsigned long)(n))&0xFF)<<16) +#define DDR0_11_TXSNR_DECODE(n)             ((((unsigned long)(n))>>16)&0xFF) +#define DDR0_11_TXSR_MASK                 0x0000FF00 +#define DDR0_11_TXSR_ENCODE(n)              ((((unsigned long)(n))&0xFF)<<8) +#define DDR0_11_TXSR_DECODE(n)              ((((unsigned long)(n))>>8)&0xFF) + +#define DDR0_12                         0x0C +#define DDR0_12_TCKE_MASK                 0x0000007 +#define DDR0_12_TCKE_ENCODE(n)              ((((unsigned long)(n))&0x7)<<0) +#define DDR0_12_TCKE_DECODE(n)              ((((unsigned long)(n))>>0)&0x7) + +#define DDR0_13                         0x0D + +#define DDR0_14                         0x0E +#define DDR0_14_DLL_BYPASS_MODE_MASK      0x01000000 +#define DDR0_14_DLL_BYPASS_MODE_ENCODE(n)   ((((unsigned long)(n))&0x1)<<24) +#define DDR0_14_DLL_BYPASS_MODE_DECODE(n)   ((((unsigned long)(n))>>24)&0x1) +#define DDR0_14_REDUC_MASK                0x00010000 +#define DDR0_14_REDUC_64BITS              0x00000000 +#define DDR0_14_REDUC_32BITS              0x00010000 +#define DDR0_14_REDUC_ENCODE(n)             ((((unsigned long)(n))&0x1)<<16) +#define DDR0_14_REDUC_DECODE(n)             ((((unsigned long)(n))>>16)&0x1) +#define DDR0_14_REG_DIMM_ENABLE_MASK      0x00000100 +#define DDR0_14_REG_DIMM_ENABLE_ENCODE(n)   ((((unsigned long)(n))&0x1)<<8) +#define DDR0_14_REG_DIMM_ENABLE_DECODE(n)   ((((unsigned long)(n))>>8)&0x1) + +#define DDR0_15                         0x0F + +#define DDR0_16                         0x10 + +#define DDR0_17                         0x11 +#define DDR0_17_DLL_DQS_DELAY_0_MASK      0x7F000000 +#define DDR0_17_DLL_DQS_DELAY_0_ENCODE(n)   ((((unsigned long)(n))&0x7F)<<24) +#define DDR0_17_DLL_DQS_DELAY_0_DECODE(n)   ((((unsigned long)(n))>>24)&0x7F) +#define DDR0_17_DLLLOCKREG_MASK           0x00010000 /* Read only */ +#define DDR0_17_DLLLOCKREG_LOCKED         0x00010000 +#define DDR0_17_DLLLOCKREG_UNLOCKED       0x00000000 +#define DDR0_17_DLLLOCKREG_ENCODE(n)        ((((unsigned long)(n))&0x1)<<16) +#define DDR0_17_DLLLOCKREG_DECODE(n)        ((((unsigned long)(n))>>16)&0x1) +#define DDR0_17_DLL_LOCK_MASK             0x00007F00 /* Read only */ +#define DDR0_17_DLL_LOCK_ENCODE(n)          ((((unsigned long)(n))&0x7F)<<8) +#define DDR0_17_DLL_LOCK_DECODE(n)          ((((unsigned long)(n))>>8)&0x7F) + +#define DDR0_18                         0x12 +#define DDR0_18_DLL_DQS_DELAY_X_MASK      0x7F7F7F7F +#define DDR0_18_DLL_DQS_DELAY_4_MASK      0x7F000000 +#define DDR0_18_DLL_DQS_DELAY_4_ENCODE(n)   ((((unsigned long)(n))&0x7F)<<24) +#define DDR0_18_DLL_DQS_DELAY_4_DECODE(n)   ((((unsigned long)(n))>>24)&0x7F) +#define DDR0_18_DLL_DQS_DELAY_3_MASK      0x007F0000 +#define DDR0_18_DLL_DQS_DELAY_3_ENCODE(n)   ((((unsigned long)(n))&0x7F)<<16) +#define DDR0_18_DLL_DQS_DELAY_3_DECODE(n)   ((((unsigned long)(n))>>16)&0x7F) +#define DDR0_18_DLL_DQS_DELAY_2_MASK      0x00007F00 +#define DDR0_18_DLL_DQS_DELAY_2_ENCODE(n)   ((((unsigned long)(n))&0x7F)<<8) +#define DDR0_18_DLL_DQS_DELAY_2_DECODE(n)   ((((unsigned long)(n))>>8)&0x7F) +#define DDR0_18_DLL_DQS_DELAY_1_MASK      0x0000007F +#define DDR0_18_DLL_DQS_DELAY_1_ENCODE(n)   ((((unsigned long)(n))&0x7F)<<0) +#define DDR0_18_DLL_DQS_DELAY_1_DECODE(n)   ((((unsigned long)(n))>>0)&0x7F) + +#define DDR0_19                         0x13 +#define DDR0_19_DLL_DQS_DELAY_X_MASK      0x7F7F7F7F +#define DDR0_19_DLL_DQS_DELAY_8_MASK      0x7F000000 +#define DDR0_19_DLL_DQS_DELAY_8_ENCODE(n)   ((((unsigned long)(n))&0x7F)<<24) +#define DDR0_19_DLL_DQS_DELAY_8_DECODE(n)   ((((unsigned long)(n))>>24)&0x7F) +#define DDR0_19_DLL_DQS_DELAY_7_MASK      0x007F0000 +#define DDR0_19_DLL_DQS_DELAY_7_ENCODE(n)   ((((unsigned long)(n))&0x7F)<<16) +#define DDR0_19_DLL_DQS_DELAY_7_DECODE(n)   ((((unsigned long)(n))>>16)&0x7F) +#define DDR0_19_DLL_DQS_DELAY_6_MASK      0x00007F00 +#define DDR0_19_DLL_DQS_DELAY_6_ENCODE(n)   ((((unsigned long)(n))&0x7F)<<8) +#define DDR0_19_DLL_DQS_DELAY_6_DECODE(n)   ((((unsigned long)(n))>>8)&0x7F) +#define DDR0_19_DLL_DQS_DELAY_5_MASK      0x0000007F +#define DDR0_19_DLL_DQS_DELAY_5_ENCODE(n)   ((((unsigned long)(n))&0x7F)<<0) +#define DDR0_19_DLL_DQS_DELAY_5_DECODE(n)   ((((unsigned long)(n))>>0)&0x7F) + +#define DDR0_20                         0x14 +#define DDR0_20_DLL_DQS_BYPASS_3_MASK      0x7F000000 +#define DDR0_20_DLL_DQS_BYPASS_3_ENCODE(n)   ((((unsigned long)(n))&0x7F)<<24) +#define DDR0_20_DLL_DQS_BYPASS_3_DECODE(n)   ((((unsigned long)(n))>>24)&0x7F) +#define DDR0_20_DLL_DQS_BYPASS_2_MASK      0x007F0000 +#define DDR0_20_DLL_DQS_BYPASS_2_ENCODE(n)   ((((unsigned long)(n))&0x7F)<<16) +#define DDR0_20_DLL_DQS_BYPASS_2_DECODE(n)   ((((unsigned long)(n))>>16)&0x7F) +#define DDR0_20_DLL_DQS_BYPASS_1_MASK      0x00007F00 +#define DDR0_20_DLL_DQS_BYPASS_1_ENCODE(n)   ((((unsigned long)(n))&0x7F)<<8) +#define DDR0_20_DLL_DQS_BYPASS_1_DECODE(n)   ((((unsigned long)(n))>>8)&0x7F) +#define DDR0_20_DLL_DQS_BYPASS_0_MASK      0x0000007F +#define DDR0_20_DLL_DQS_BYPASS_0_ENCODE(n)   ((((unsigned long)(n))&0x7F)<<0) +#define DDR0_20_DLL_DQS_BYPASS_0_DECODE(n)   ((((unsigned long)(n))>>0)&0x7F) + +#define DDR0_21                         0x15 +#define DDR0_21_DLL_DQS_BYPASS_7_MASK      0x7F000000 +#define DDR0_21_DLL_DQS_BYPASS_7_ENCODE(n)   ((((unsigned long)(n))&0x7F)<<24) +#define DDR0_21_DLL_DQS_BYPASS_7_DECODE(n)   ((((unsigned long)(n))>>24)&0x7F) +#define DDR0_21_DLL_DQS_BYPASS_6_MASK      0x007F0000 +#define DDR0_21_DLL_DQS_BYPASS_6_ENCODE(n)   ((((unsigned long)(n))&0x7F)<<16) +#define DDR0_21_DLL_DQS_BYPASS_6_DECODE(n)   ((((unsigned long)(n))>>16)&0x7F) +#define DDR0_21_DLL_DQS_BYPASS_5_MASK      0x00007F00 +#define DDR0_21_DLL_DQS_BYPASS_5_ENCODE(n)   ((((unsigned long)(n))&0x7F)<<8) +#define DDR0_21_DLL_DQS_BYPASS_5_DECODE(n)   ((((unsigned long)(n))>>8)&0x7F) +#define DDR0_21_DLL_DQS_BYPASS_4_MASK      0x0000007F +#define DDR0_21_DLL_DQS_BYPASS_4_ENCODE(n)   ((((unsigned long)(n))&0x7F)<<0) +#define DDR0_21_DLL_DQS_BYPASS_4_DECODE(n)   ((((unsigned long)(n))>>0)&0x7F) + +#define DDR0_22                         0x16 +/* ECC */ +#define DDR0_22_CTRL_RAW_MASK             0x03000000 +#define DDR0_22_CTRL_RAW_ECC_DISABLE      0x00000000 /* ECC not being used */ +#define DDR0_22_CTRL_RAW_ECC_CHECK_ONLY   0x01000000 /* ECC checking is on, but no attempts to correct*/ +#define DDR0_22_CTRL_RAW_NO_ECC_RAM       0x02000000 /* No ECC RAM storage available */ +#define DDR0_22_CTRL_RAW_ECC_ENABLE       0x03000000 /* ECC checking and correcting on */ +#define DDR0_22_CTRL_RAW_ENCODE(n)          ((((unsigned long)(n))&0x3)<<24) +#define DDR0_22_CTRL_RAW_DECODE(n)          ((((unsigned long)(n))>>24)&0x3) + +#define DDR0_22_DQS_OUT_SHIFT_BYPASS_MASK 0x007F0000 +#define DDR0_22_DQS_OUT_SHIFT_BYPASS_ENCODE(n) ((((unsigned long)(n))&0x7F)<<16) +#define DDR0_22_DQS_OUT_SHIFT_BYPASS_DECODE(n) ((((unsigned long)(n))>>16)&0x7F) +#define DDR0_22_DQS_OUT_SHIFT_MASK        0x00007F00 +#define DDR0_22_DQS_OUT_SHIFT_ENCODE(n)     ((((unsigned long)(n))&0x7F)<<8) +#define DDR0_22_DQS_OUT_SHIFT_DECODE(n)     ((((unsigned long)(n))>>8)&0x7F) +#define DDR0_22_DLL_DQS_BYPASS_8_MASK     0x0000007F +#define DDR0_22_DLL_DQS_BYPASS_8_ENCODE(n)  ((((unsigned long)(n))&0x7F)<<0) +#define DDR0_22_DLL_DQS_BYPASS_8_DECODE(n)  ((((unsigned long)(n))>>0)&0x7F) + + +#define DDR0_23                         0x17 +#define DDR0_23_ODT_RD_MAP_CS0_MASK       0x03000000 +#define DDR0_23_ODT_RD_MAP_CS0_ENCODE(n)   ((((unsigned long)(n))&0x3)<<24) +#define DDR0_23_ODT_RD_MAP_CS0_DECODE(n)   ((((unsigned long)(n))>>24)&0x3) +#define DDR0_23_ECC_C_SYND_MASK           0x00FF0000 /* Read only */ +#define DDR0_23_ECC_C_SYND_ENCODE(n)        ((((unsigned long)(n))&0xFF)<<16) +#define DDR0_23_ECC_C_SYND_DECODE(n)        ((((unsigned long)(n))>>16)&0xFF) +#define DDR0_23_ECC_U_SYND_MASK           0x0000FF00 /* Read only */ +#define DDR0_23_ECC_U_SYND_ENCODE(n)        ((((unsigned long)(n))&0xFF)<<8) +#define DDR0_23_ECC_U_SYND_DECODE(n)        ((((unsigned long)(n))>>8)&0xFF) +#define DDR0_23_FWC_MASK                  0x00000001 /* Write only */ +#define DDR0_23_FWC_ENCODE(n)               ((((unsigned long)(n))&0x1)<<0) +#define DDR0_23_FWC_DECODE(n)               ((((unsigned long)(n))>>0)&0x1) + +#define DDR0_24                         0x18 +#define DDR0_24_RTT_PAD_TERMINATION_MASK  0x03000000 +#define DDR0_24_RTT_PAD_TERMINATION_ENCODE(n) ((((unsigned long)(n))&0x3)<<24) +#define DDR0_24_RTT_PAD_TERMINATION_DECODE(n) ((((unsigned long)(n))>>24)&0x3) +#define DDR0_24_ODT_WR_MAP_CS1_MASK       0x00030000 +#define DDR0_24_ODT_WR_MAP_CS1_ENCODE(n)    ((((unsigned long)(n))&0x3)<<16) +#define DDR0_24_ODT_WR_MAP_CS1_DECODE(n)    ((((unsigned long)(n))>>16)&0x3) +#define DDR0_24_ODT_RD_MAP_CS1_MASK       0x00000300 +#define DDR0_24_ODT_RD_MAP_CS1_ENCODE(n)    ((((unsigned long)(n))&0x3)<<8) +#define DDR0_24_ODT_RD_MAP_CS1_DECODE(n)    ((((unsigned long)(n))>>8)&0x3) +#define DDR0_24_ODT_WR_MAP_CS0_MASK       0x00000003 +#define DDR0_24_ODT_WR_MAP_CS0_ENCODE(n)    ((((unsigned long)(n))&0x3)<<0) +#define DDR0_24_ODT_WR_MAP_CS0_DECODE(n)    ((((unsigned long)(n))>>0)&0x3) + +#define DDR0_25                         0x19 +#define DDR0_25_VERSION_MASK              0xFFFF0000 /* Read only */ +#define DDR0_25_VERSION_ENCODE(n)           ((((unsigned long)(n))&0xFFFF)<<16) +#define DDR0_25_VERSION_DECODE(n)           ((((unsigned long)(n))>>16)&0xFFFF) +#define DDR0_25_OUT_OF_RANGE_LENGTH_MASK  0x000003FF /* Read only */ +#define DDR0_25_OUT_OF_RANGE_LENGTH_ENCODE(n) ((((unsigned long)(n))&0x3FF)<<0) +#define DDR0_25_OUT_OF_RANGE_LENGTH_DECODE(n) ((((unsigned long)(n))>>0)&0x3FF) + +#define DDR0_26                         0x1A +#define DDR0_26_TRAS_MAX_MASK             0xFFFF0000 +#define DDR0_26_TRAS_MAX_ENCODE(n)          ((((unsigned long)(n))&0xFFFF)<<16) +#define DDR0_26_TRAS_MAX_DECODE(n)          ((((unsigned long)(n))>>16)&0xFFFF) +#define DDR0_26_TREF_MASK                 0x00003FFF +#define DDR0_26_TREF_ENCODE(n)              ((((unsigned long)(n))&0x3FF)<<0) +#define DDR0_26_TREF_DECODE(n)              ((((unsigned long)(n))>>0)&0x3FF) + +#define DDR0_27                         0x1B +#define DDR0_27_EMRS_DATA_MASK            0x3FFF0000 +#define DDR0_27_EMRS_DATA_ENCODE(n)         ((((unsigned long)(n))&0x3FFF)<<16) +#define DDR0_27_EMRS_DATA_DECODE(n)         ((((unsigned long)(n))>>16)&0x3FFF) +#define DDR0_27_TINIT_MASK                0x0000FFFF +#define DDR0_27_TINIT_ENCODE(n)             ((((unsigned long)(n))&0xFFFF)<<0) +#define DDR0_27_TINIT_DECODE(n)             ((((unsigned long)(n))>>0)&0xFFFF) + +#define DDR0_28                         0x1C +#define DDR0_28_EMRS3_DATA_MASK           0x3FFF0000 +#define DDR0_28_EMRS3_DATA_ENCODE(n)        ((((unsigned long)(n))&0x3FFF)<<16) +#define DDR0_28_EMRS3_DATA_DECODE(n)        ((((unsigned long)(n))>>16)&0x3FFF) +#define DDR0_28_EMRS2_DATA_MASK           0x00003FFF +#define DDR0_28_EMRS2_DATA_ENCODE(n)        ((((unsigned long)(n))&0x3FFF)<<0) +#define DDR0_28_EMRS2_DATA_DECODE(n)        ((((unsigned long)(n))>>0)&0x3FFF) + +#define DDR0_29                         0x1D + +#define DDR0_30                         0x1E + +#define DDR0_31                         0x1F +#define DDR0_31_XOR_CHECK_BITS_MASK       0x0000FFFF +#define DDR0_31_XOR_CHECK_BITS_ENCODE(n)    ((((unsigned long)(n))&0xFFFF)<<0) +#define DDR0_31_XOR_CHECK_BITS_DECODE(n)    ((((unsigned long)(n))>>0)&0xFFFF) + +#define DDR0_32                         0x20 +#define DDR0_32_OUT_OF_RANGE_ADDR_MASK    0xFFFFFFFF /* Read only */ +#define DDR0_32_OUT_OF_RANGE_ADDR_ENCODE(n) ((((unsigned long)(n))&0xFFFFFFFF)<<0) +#define DDR0_32_OUT_OF_RANGE_ADDR_DECODE(n) ((((unsigned long)(n))>>0)&0xFFFFFFFF) + +#define DDR0_33                         0x21 +#define DDR0_33_OUT_OF_RANGE_ADDR_MASK    0x00000001 /* Read only */ +#define DDR0_33_OUT_OF_RANGE_ADDR_ENCODE(n) ((((unsigned long)(n))&0x1)<<0) +#define DDR0_33_OUT_OF_RANGE_ADDR_DECODE(n)               ((((unsigned long)(n))>>0)&0x1) + +#define DDR0_34                         0x22 +#define DDR0_34_ECC_U_ADDR_MASK           0xFFFFFFFF /* Read only */ +#define DDR0_34_ECC_U_ADDR_ENCODE(n)        ((((unsigned long)(n))&0xFFFFFFFF)<<0) +#define DDR0_34_ECC_U_ADDR_DECODE(n)        ((((unsigned long)(n))>>0)&0xFFFFFFFF) + +#define DDR0_35                         0x23 +#define DDR0_35_ECC_U_ADDR_MASK           0x00000001 /* Read only */ +#define DDR0_35_ECC_U_ADDR_ENCODE(n)        ((((unsigned long)(n))&0x1)<<0) +#define DDR0_35_ECC_U_ADDR_DECODE(n)        ((((unsigned long)(n))>>0)&0x1) + +#define DDR0_36                         0x24 +#define DDR0_36_ECC_U_DATA_MASK           0xFFFFFFFF /* Read only */ +#define DDR0_36_ECC_U_DATA_ENCODE(n)        ((((unsigned long)(n))&0xFFFFFFFF)<<0) +#define DDR0_36_ECC_U_DATA_DECODE(n)        ((((unsigned long)(n))>>0)&0xFFFFFFFF) + +#define DDR0_37                         0x25 +#define DDR0_37_ECC_U_DATA_MASK           0xFFFFFFFF /* Read only */ +#define DDR0_37_ECC_U_DATA_ENCODE(n)        ((((unsigned long)(n))&0xFFFFFFFF)<<0) +#define DDR0_37_ECC_U_DATA_DECODE(n)        ((((unsigned long)(n))>>0)&0xFFFFFFFF) + +#define DDR0_38                         0x26 +#define DDR0_38_ECC_C_ADDR_MASK           0xFFFFFFFF /* Read only */ +#define DDR0_38_ECC_C_ADDR_ENCODE(n)        ((((unsigned long)(n))&0xFFFFFFFF)<<0) +#define DDR0_38_ECC_C_ADDR_DECODE(n)        ((((unsigned long)(n))>>0)&0xFFFFFFFF) + +#define DDR0_39                         0x27 +#define DDR0_39_ECC_C_ADDR_MASK           0x00000001 /* Read only */ +#define DDR0_39_ECC_C_ADDR_ENCODE(n)        ((((unsigned long)(n))&0x1)<<0) +#define DDR0_39_ECC_C_ADDR_DECODE(n)        ((((unsigned long)(n))>>0)&0x1) + +#define DDR0_40                         0x28 +#define DDR0_40_ECC_C_DATA_MASK           0xFFFFFFFF /* Read only */ +#define DDR0_40_ECC_C_DATA_ENCODE(n)        ((((unsigned long)(n))&0xFFFFFFFF)<<0) +#define DDR0_40_ECC_C_DATA_DECODE(n)        ((((unsigned long)(n))>>0)&0xFFFFFFFF) + +#define DDR0_41                         0x29 +#define DDR0_41_ECC_C_DATA_MASK           0xFFFFFFFF /* Read only */ +#define DDR0_41_ECC_C_DATA_ENCODE(n)        ((((unsigned long)(n))&0xFFFFFFFF)<<0) +#define DDR0_41_ECC_C_DATA_DECODE(n)        ((((unsigned long)(n))>>0)&0xFFFFFFFF) + +#define DDR0_42                         0x2A +#define DDR0_42_ADDR_PINS_MASK            0x07000000 +#define DDR0_42_ADDR_PINS_ENCODE(n)         ((((unsigned long)(n))&0x7)<<24) +#define DDR0_42_ADDR_PINS_DECODE(n)         ((((unsigned long)(n))>>24)&0x7) +#define DDR0_42_CASLAT_LIN_GATE_MASK      0x0000000F +#define DDR0_42_CASLAT_LIN_GATE_ENCODE(n)   ((((unsigned long)(n))&0xF)<<0) +#define DDR0_42_CASLAT_LIN_GATE_DECODE(n)   ((((unsigned long)(n))>>0)&0xF) + +#define DDR0_43                         0x2B +#define DDR0_43_TWR_MASK                  0x07000000 +#define DDR0_43_TWR_ENCODE(n)               ((((unsigned long)(n))&0x7)<<24) +#define DDR0_43_TWR_DECODE(n)               ((((unsigned long)(n))>>24)&0x7) +#define DDR0_43_APREBIT_MASK              0x000F0000 +#define DDR0_43_APREBIT_ENCODE(n)           ((((unsigned long)(n))&0xF)<<16) +#define DDR0_43_APREBIT_DECODE(n)           ((((unsigned long)(n))>>16)&0xF) +#define DDR0_43_COLUMN_SIZE_MASK          0x00000700 +#define DDR0_43_COLUMN_SIZE_ENCODE(n)       ((((unsigned long)(n))&0x7)<<8) +#define DDR0_43_COLUMN_SIZE_DECODE(n)       ((((unsigned long)(n))>>8)&0x7) +#define DDR0_43_EIGHT_BANK_MODE_MASK      0x00000001 +#define DDR0_43_EIGHT_BANK_MODE_8_BANKS     0x00000001 +#define DDR0_43_EIGHT_BANK_MODE_4_BANKS     0x00000000 +#define DDR0_43_EIGHT_BANK_MODE_ENCODE(n)   ((((unsigned long)(n))&0x1)<<0) +#define DDR0_43_EIGHT_BANK_MODE_DECODE(n)   ((((unsigned long)(n))>>0)&0x1) + +#define DDR0_44                         0x2C +#define DDR0_44_TRCD_MASK                 0x000000FF +#define DDR0_44_TRCD_ENCODE(n)              ((((unsigned long)(n))&0xFF)<<0) +#define DDR0_44_TRCD_DECODE(n)              ((((unsigned long)(n))>>0)&0xFF) + +#endif /* _SPD_SDRAM_DENALI_H_ */ diff --git a/board/amcc/sequoia/sequoia.c b/board/amcc/sequoia/sequoia.c index ff211aef2..b2b82c759 100644 --- a/board/amcc/sequoia/sequoia.c +++ b/board/amcc/sequoia/sequoia.c @@ -35,9 +35,9 @@ ulong flash_get_size (ulong base, int banknum);  int board_early_init_f(void)  { -	unsigned long sdr0_cust0; -	unsigned long sdr0_pfc1, sdr0_pfc2; -	register uint reg; +	u32 sdr0_cust0; +	u32 sdr0_pfc1, sdr0_pfc2; +	u32 reg;  	mtdcr(ebccfga, xbcfg);  	mtdcr(ebccfgd, 0xb8400000); @@ -142,6 +142,7 @@ int misc_init_r(void)  {  	uint pbcr;  	int size_val = 0; +	u32 reg;  #ifdef CONFIG_440EPX  	unsigned long usb2d0cr = 0;  	unsigned long usb2phy0cr, usb2h0cr = 0; @@ -335,18 +336,33 @@ int misc_init_r(void)  	}  #endif /* CONFIG_440EPX */ +	/* +	 * Clear PLB4A0_ACR[WRP] +	 * This fix will make the MAL burst disabling patch for the Linux +	 * EMAC driver obsolete. +	 */ +	reg = mfdcr(plb4_acr) & ~PLB4_ACR_WRP; +	mtdcr(plb4_acr, reg); +  	return 0;  }  int checkboard(void)  {  	char *s = getenv("serial#"); +	u8 rev; +	u8 val;  #ifdef CONFIG_440EPX  	printf("Board: Sequoia - AMCC PPC440EPx Evaluation Board");  #else  	printf("Board: Rainier - AMCC PPC440GRx Evaluation Board");  #endif + +	rev = *(u8 *)(CFG_CPLD + 0); +	val = *(u8 *)(CFG_CPLD + 5) & 0x01; +	printf(", Rev. %X, PCI=%d MHz", rev, val ? 66 : 33); +  	if (s != NULL) {  		puts(", serial# ");  		puts(s); diff --git a/board/amcc/taishan/Makefile b/board/amcc/taishan/Makefile new file mode 100644 index 000000000..462af001b --- /dev/null +++ b/board/amcc/taishan/Makefile @@ -0,0 +1,51 @@ +# +# (C) Copyright 2007 +# Wolfgang Denk, DENX Software Engineering, wd@denx.de. +# +# See file CREDITS for list of people who contributed to this +# project. +# +# This program is free software; you can redistribute it and/or +# modify it under the terms of the GNU General Public License as +# published by the Free Software Foundation; either version 2 of +# the License, or (at your option) any later version. +# +# This program is distributed in the hope that it will be useful, +# but WITHOUT ANY WARRANTY; without even the implied warranty of +# MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the +# GNU General Public License for more details. +# +# You should have received a copy of the GNU General Public License +# along with this program; if not, write to the Free Software +# Foundation, Inc., 59 Temple Place, Suite 330, Boston, +# MA 02111-1307 USA +# + +include $(TOPDIR)/config.mk + +LIB	= $(obj)lib$(BOARD).a + +COBJS	= $(BOARD).o lcd.o update.o showinfo.o +SOBJS	= init.o + +SRCS	:= $(SOBJS:.o=.S) $(COBJS:.o=.c) +OBJS	:= $(addprefix $(obj),$(COBJS)) +SOBJS	:= $(addprefix $(obj),$(SOBJS)) + +$(LIB):	$(OBJS) $(SOBJS) +	$(AR) $(ARFLAGS) $@ $(OBJS) + +clean: +	rm -f $(SOBJS) $(OBJS) + +distclean:	clean +	rm -f $(LIB) core *.bak .depend + +######################################################################### + +# defines $(obj).depend target +include $(SRCTREE)/rules.mk + +sinclude $(obj).depend + +######################################################################### diff --git a/board/amcc/taishan/config.mk b/board/amcc/taishan/config.mk new file mode 100644 index 000000000..4eefff21d --- /dev/null +++ b/board/amcc/taishan/config.mk @@ -0,0 +1,44 @@ +# +# (C) Copyright 2004 +# Wolfgang Denk, DENX Software Engineering, wd@denx.de. +# +# See file CREDITS for list of people who contributed to this +# project. +# +# This program is free software; you can redistribute it and/or +# modify it under the terms of the GNU General Public License as +# published by the Free Software Foundation; either version 2 of +# the License, or (at your option) any later version. +# +# This program is distributed in the hope that it will be useful, +# but WITHOUT ANY WARRANTY; without even the implied warranty of +# MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the +# GNU General Public License for more details. +# +# You should have received a copy of the GNU General Public License +# along with this program; if not, write to the Free Software +# Foundation, Inc., 59 Temple Place, Suite 330, Boston, +# MA 02111-1307 USA +# + +# +# AMCC 440GX Reference Platform (Taishan) board +# + +#TEXT_BASE = 0xFFFE0000 + +ifeq ($(ramsym),1) +TEXT_BASE = 0x07FD0000 +else +TEXT_BASE = 0xFFFC0000 +endif + +PLATFORM_CPPFLAGS += -DCONFIG_440=1 + +ifeq ($(debug),1) +PLATFORM_CPPFLAGS += -DDEBUG +endif + +ifeq ($(dbcr),1) +PLATFORM_CPPFLAGS += -DCFG_INIT_DBCR=0x8cff0000 +endif diff --git a/board/amcc/taishan/init.S b/board/amcc/taishan/init.S new file mode 100644 index 000000000..8db043ba1 --- /dev/null +++ b/board/amcc/taishan/init.S @@ -0,0 +1,97 @@ +/* + * (C) Copyright 2007 + * Stefan Roese, DENX Software Engineering, sr@denx.de. + * + * See file CREDITS for list of people who contributed to this + * project. + * + * This program is free software; you can redistribute it and/or + * modify it under the terms of the GNU General Public License as + * published by the Free Software Foundation; either version 2 of + * the License, or (at your option) any later version. + * + * This program is distributed in the hope that it will be useful, + * but WITHOUT ANY WARRANTY; without even the implied warranty of + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.	 See the + * GNU General Public License for more details. + * + * You should have received a copy of the GNU General Public License + * along with this program; if not, write to the Free Software + * Foundation, Inc., 59 Temple Place, Suite 330, Boston, + * MA 02111-1307 USA + */ + +#include <ppc_asm.tmpl> +#include <config.h> + +/* General */ +#define TLB_VALID   0x00000200 +#define _256M       0x10000000 + +/* Supported page sizes */ + +#define SZ_1K	    0x00000000 +#define SZ_4K	    0x00000010 +#define SZ_16K	    0x00000020 +#define SZ_64K	    0x00000030 +#define SZ_256K	    0x00000040 +#define SZ_1M	    0x00000050 +#define SZ_8M       0x00000060 +#define SZ_16M	    0x00000070 +#define SZ_256M	    0x00000090 + +/* Storage attributes */ +#define SA_W	    0x00000800	    /* Write-through */ +#define SA_I	    0x00000400	    /* Caching inhibited */ +#define SA_M	    0x00000200	    /* Memory coherence */ +#define SA_G	    0x00000100	    /* Guarded */ +#define SA_E	    0x00000080	    /* Endian */ + +/* Access control */ +#define AC_X	    0x00000024	    /* Execute */ +#define AC_W	    0x00000012	    /* Write */ +#define AC_R	    0x00000009	    /* Read */ + +/* Some handy macros */ + +#define EPN(e)		((e) & 0xfffffc00) +#define TLB0(epn,sz)	( (EPN((epn)) | (sz) | TLB_VALID ) ) +#define TLB1(rpn,erpn)	( ((rpn)&0xfffffc00) | (erpn) ) +#define TLB2(a)		( (a)&0x00000fbf ) + +#define tlbtab_start\ +	mflr    r1  ;\ +	bl 0f	    ; + +#define tlbtab_end\ +	.long 0, 0, 0	;   \ +0:	mflr    r0	;   \ +	mtlr    r1	;   \ +	blr		; + +#define tlbentry(epn,sz,rpn,erpn,attr)\ +	.long TLB0(epn,sz),TLB1(rpn,erpn),TLB2(attr) + +/************************************************************************** + * TLB TABLE + * + * This table is used by the cpu boot code to setup the initial tlb + * entries. Rather than make broad assumptions in the cpu source tree, + * this table lets each board set things up however they like. + * + *  Pointer to the table is returned in r1 + * + *************************************************************************/ + +	.section .bootpg,"ax" +	.globl tlbtab + +tlbtab: +	tlbtab_start +	tlbentry( 0xf0000000, SZ_256M, 0xf0000000, 1, AC_R|AC_W|AC_X|SA_G|SA_I) +	tlbentry( CFG_PERIPHERAL_BASE, SZ_256M, 0x40000000, 1, AC_R|AC_W|SA_G|SA_I) +	tlbentry( CFG_ISRAM_BASE, SZ_256K, 0x80000000, 0, AC_R|AC_W|AC_X ) +	tlbentry( CFG_SDRAM_BASE, SZ_256M, 0x00000000, 0, AC_R|AC_W|AC_X|SA_G|SA_I ) +	tlbentry( CFG_PCI_BASE, SZ_256M, 0x00000000, 2, AC_R|AC_W|SA_G|SA_I ) +	tlbentry( CFG_PCI_MEMBASE, SZ_256M, 0x00000000, 3, AC_R|AC_W|SA_G|SA_I ) +	tlbtab_end diff --git a/board/amcc/taishan/lcd.c b/board/amcc/taishan/lcd.c new file mode 100644 index 000000000..8d2dce35c --- /dev/null +++ b/board/amcc/taishan/lcd.c @@ -0,0 +1,380 @@ +/* + * (C) Copyright 2007 + * Stefan Roese, DENX Software Engineering, sr@denx.de. + * + * See file CREDITS for list of people who contributed to this + * project. + * + * This program is free software; you can redistribute it and/or + * modify it under the terms of the GNU General Public License as + * published by the Free Software Foundation; either version 2 of + * the License, or (at your option) any later version. + * + * This program is distributed in the hope that it will be useful, + * but WITHOUT ANY WARRANTY; without even the implied warranty of + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.	 See the + * GNU General Public License for more details. + * + * You should have received a copy of the GNU General Public License + * along with this program; if not, write to the Free Software + * Foundation, Inc., 59 Temple Place, Suite 330, Boston, + * MA 02111-1307 USA + */ + +#include <config.h> +#include <common.h> +#include <command.h> +#include <i2c.h> +#include <miiphy.h> + +#ifdef CONFIG_TAISHAN + +#define LCD_DELAY_NORMAL_US	100 +#define LCD_DELAY_NORMAL_MS	2 +#define LCD_CMD_ADDR		((volatile char *)(CFG_EBC2_LCM_BASE)) +#define LCD_DATA_ADDR		((volatile char *)(CFG_EBC2_LCM_BASE+1)) +#define LCD_BLK_CTRL		((volatile char *)(CFG_EBC1_FPGA_BASE+0x2)) + +#define mdelay(t)	({unsigned long msec=(t); while (msec--) { udelay(1000);}}) + +static int g_lcd_init_b = 0; +static char *amcc_logo = "  AMCC TAISHAN  440GX EvalBoard"; +static char addr_flag = 0x80; + +static void lcd_bl_ctrl(char val) +{ +	char cpld_val; + +	cpld_val = *LCD_BLK_CTRL; +	*LCD_BLK_CTRL = val | cpld_val; +} + +static void lcd_putc(char val) +{ +	int i = 100; +	char addr; + +	while (i--) { +		if ((*LCD_CMD_ADDR & 0x80) != 0x80) {	/*BF = 1 ? */ +			udelay(LCD_DELAY_NORMAL_US); +			break; +		} +		udelay(LCD_DELAY_NORMAL_US); +	} + +	if (*LCD_CMD_ADDR & 0x80) { +		printf("LCD is busy\n"); +		return; +	} + +	addr = *LCD_CMD_ADDR; +	udelay(LCD_DELAY_NORMAL_US); +	if ((addr != 0) && (addr % 0x10 == 0)) { +		addr_flag ^= 0x40; +		*LCD_CMD_ADDR = addr_flag; +	} + +	udelay(LCD_DELAY_NORMAL_US); +	*LCD_DATA_ADDR = val; +	udelay(LCD_DELAY_NORMAL_US); +} + +static void lcd_puts(char *s) +{ +	char *p = s; +	int i = 100; + +	while (i--) { +		if ((*LCD_CMD_ADDR & 0x80) != 0x80) {	/*BF = 1 ? */ +			udelay(LCD_DELAY_NORMAL_US); +			break; +		} +		udelay(LCD_DELAY_NORMAL_US); +	} + +	if (*LCD_CMD_ADDR & 0x80) { +		printf("LCD is busy\n"); +		return; +	} + +	while (*p) +		lcd_putc(*p++); +} + +static void lcd_put_logo(void) +{ +	int i = 100; +	char *p = amcc_logo; + +	while (i--) { +		if ((*LCD_CMD_ADDR & 0x80) != 0x80) {	/*BF = 1 ? */ +			udelay(LCD_DELAY_NORMAL_US); +			break; +		} +		udelay(LCD_DELAY_NORMAL_US); +	} + +	if (*LCD_CMD_ADDR & 0x80) { +		printf("LCD is busy\n"); +		return; +	} + +	*LCD_CMD_ADDR = 0x80; +	while (*p) +		lcd_putc(*p++); +} + +int lcd_init(void) +{ +	if (g_lcd_init_b == 0) { +		puts("LCD: "); +		mdelay(100);	/* Waiting for the LCD initialize */ + +		*LCD_CMD_ADDR = 0x38;	/*set function:8-bit,2-line,5x7 font type */ +		udelay(LCD_DELAY_NORMAL_US); + +		*LCD_CMD_ADDR = 0x0f;	/*set display on,cursor on,blink on */ +		udelay(LCD_DELAY_NORMAL_US); + +		*LCD_CMD_ADDR = 0x01;	/*display clear */ +		mdelay(LCD_DELAY_NORMAL_MS); + +		*LCD_CMD_ADDR = 0x06;	/*set entry */ +		udelay(LCD_DELAY_NORMAL_US); + +		lcd_bl_ctrl(0x02); +		lcd_put_logo(); + +		puts("  ready\n"); +		g_lcd_init_b = 1; +	} + +	return 0; +} + +static int do_lcd_test(cmd_tbl_t * cmdtp, int flag, int argc, char *argv[]) +{ +	lcd_init(); +	return 0; +} + +static int do_lcd_clear(cmd_tbl_t * cmdtp, int flag, int argc, char *argv[]) +{ +	*LCD_CMD_ADDR = 0x01; +	mdelay(LCD_DELAY_NORMAL_MS); +	return 0; +} +static int do_lcd_puts(cmd_tbl_t * cmdtp, int flag, int argc, char *argv[]) +{ +	if (argc < 2) { +		printf("%s", cmdtp->usage); +		return 1; +	} +	lcd_puts(argv[1]); +	return 0; +} +static int do_lcd_putc(cmd_tbl_t * cmdtp, int flag, int argc, char *argv[]) +{ +	if (argc < 2) { +		printf("%s", cmdtp->usage); +		return 1; +	} +	lcd_putc((char)argv[1][0]); +	return 0; +} +static int do_lcd_cur(cmd_tbl_t * cmdtp, int flag, int argc, char *argv[]) +{ +	ulong count; +	ulong dir; +	char cur_addr; + +	if (argc < 3) { +		printf("%s", cmdtp->usage); +		return 1; +	} + +	count = simple_strtoul(argv[1], NULL, 16); +	if (count > 31) { +		printf("unable to shift > 0x20\n"); +		count = 0; +	} + +	dir = simple_strtoul(argv[2], NULL, 16); +	cur_addr = *LCD_CMD_ADDR; +	udelay(LCD_DELAY_NORMAL_US); +	if (dir == 0x0) { +		if (addr_flag == 0x80) { +			if (count >= (cur_addr & 0xf)) { +				*LCD_CMD_ADDR = 0x80; +				udelay(LCD_DELAY_NORMAL_US); +				count = 0; +			} +		} else { +			if (count >= ((cur_addr & 0x0f) + 0x0f)) { +				*LCD_CMD_ADDR = 0x80; +				addr_flag = 0x80; +				udelay(LCD_DELAY_NORMAL_US); +				count = 0x0; +			} else if (count >= (cur_addr & 0xf)) { +				count -= cur_addr & 0xf; +				*LCD_CMD_ADDR = 0x80 | 0xf; +				addr_flag = 0x80; +				udelay(LCD_DELAY_NORMAL_US); +			} +		} +	} else { +		if (addr_flag == 0x80) { +			if (count >= (0x1f - (cur_addr & 0xf))) { +				count = 0x0; +				addr_flag = 0xc0; +				*LCD_CMD_ADDR = 0xc0 | 0xf; +				udelay(LCD_DELAY_NORMAL_US); +			} else if ((count + (cur_addr & 0xf)) >= 0x0f) { +				count = count + (cur_addr & 0xf) - 0x0f; +				addr_flag = 0xc0; +				*LCD_CMD_ADDR = 0xc0; +				udelay(LCD_DELAY_NORMAL_US); +			} +		} else if ((count + (cur_addr & 0xf)) >= 0x0f) { +			count = 0x0; +			*LCD_CMD_ADDR = 0xc0 | 0xf; +			udelay(LCD_DELAY_NORMAL_US); +		} +	} + +	while (count--) { +		if (dir == 0) { +			*LCD_CMD_ADDR = 0x10; +		} else { +			*LCD_CMD_ADDR = 0x14; +		} +		udelay(LCD_DELAY_NORMAL_US); +	} + +	return 0; +} + +U_BOOT_CMD(lcd_test, 1, 1, do_lcd_test, "lcd_test - lcd test display\n", NULL); +U_BOOT_CMD(lcd_cls, 1, 1, do_lcd_clear, "lcd_cls - lcd clear display\n", NULL); +U_BOOT_CMD(lcd_puts, 2, 1, do_lcd_puts, +	   "lcd_puts - display string on lcd\n", +	   "<string> - <string> to be displayed\n"); +U_BOOT_CMD(lcd_putc, 2, 1, do_lcd_putc, +	   "lcd_putc - display char on lcd\n", +	   "<char> - <char> to be displayed\n"); +U_BOOT_CMD(lcd_cur, 3, 1, do_lcd_cur, +	   "lcd_cur - shift cursor on lcd\n", +	   "<count> <dir>- shift cursor on lcd <count> times, direction is <dir> \n" +	   " <count> - 0~31\n" " <dir> - 0,backward; 1, forward\n"); + +#if 0 /* test-only */ +void set_phy_loopback_mode(void) +{ +	char devemac2[32]; +	char devemac3[32]; + +	sprintf(devemac2, "%s2", CONFIG_EMAC_DEV_NAME); +	sprintf(devemac3, "%s3", CONFIG_EMAC_DEV_NAME); + +#if 0 +	unsigned short reg_short; + +	miiphy_read(devemac2, 0x1, 1, ®_short); +	if (reg_short & 0x04) { +		/* +		 * printf("EMAC2 link up,do nothing\n"); +		 */ +	} else { +		udelay(1000); +		miiphy_write(devemac2, 0x1, 0, 0x6000); +		udelay(1000); +		miiphy_read(devemac2, 0x1, 0, ®_short); +		if (reg_short != 0x6000) { +			printf +			    ("\nEMAC2 error set LOOPBACK mode error,reg2[0]=%x\n", +			     reg_short); +		} +	} + +	miiphy_read(devemac3, 0x3, 1, ®_short); +	if (reg_short & 0x04) { +		/* +		 * printf("EMAC3 link up,do nothing\n"); +		 */ +	} else { +		udelay(1000); +		miiphy_write(devemac3, 0x3, 0, 0x6000); +		udelay(1000); +		miiphy_read(devemac3, 0x3, 0, ®_short); +		if (reg_short != 0x6000) { +			printf +			    ("\nEMAC3 error set LOOPBACK mode error,reg2[0]=%x\n", +			     reg_short); +		} +	} +#else +	/* Set PHY as LOOPBACK MODE, for Linux emac initializing */ +	miiphy_write(devemac2, CONFIG_PHY2_ADDR, 0, 0x6000); +	udelay(1000); +	miiphy_write(devemac3, CONFIG_PHY3_ADDR, 0, 0x6000); +	udelay(1000); +#endif	/* 0 */ +} + +void set_phy_normal_mode(void) +{ +	char devemac2[32]; +	char devemac3[32]; +	unsigned short reg_short; + +	sprintf(devemac2, "%s2", CONFIG_EMAC_DEV_NAME); +	sprintf(devemac3, "%s3", CONFIG_EMAC_DEV_NAME); + +	/* Set phy of EMAC2 */ +	miiphy_read(devemac2, CONFIG_PHY2_ADDR, 0x16, ®_short); +	reg_short &= ~(0x7); +	reg_short |= 0x6;	/* RGMII DLL Delay */ +	miiphy_write(devemac2, CONFIG_PHY2_ADDR, 0x16, reg_short); + +	miiphy_read(devemac2, CONFIG_PHY2_ADDR, 0x17, ®_short); +	reg_short &= ~(0x40); +	miiphy_write(devemac2, CONFIG_PHY2_ADDR, 0x17, reg_short); + +	miiphy_write(devemac2, CONFIG_PHY2_ADDR, 0x1c, 0x74f0); + +	/* Set phy of EMAC3 */ +	miiphy_read(devemac3, CONFIG_PHY3_ADDR, 0x16, ®_short); +	reg_short &= ~(0x7); +	reg_short |= 0x6;	/* RGMII DLL Delay */ +	miiphy_write(devemac3, CONFIG_PHY3_ADDR, 0x16, reg_short); + +	miiphy_read(devemac3, CONFIG_PHY3_ADDR, 0x17, ®_short); +	reg_short &= ~(0x40); +	miiphy_write(devemac3, CONFIG_PHY3_ADDR, 0x17, reg_short); + +	miiphy_write(devemac3, CONFIG_PHY3_ADDR, 0x1c, 0x74f0); +} +#endif	/* 0 - test only */ + +static int do_led_test_off(cmd_tbl_t * cmdtp, int flag, int argc, char *argv[]) +{ +	volatile unsigned int *GpioOr = +		(volatile unsigned int *)(CFG_PERIPHERAL_BASE + 0x700); +	*GpioOr |= 0x00300000; +	return 0; +} + +static int do_led_test_on(cmd_tbl_t * cmdtp, int flag, int argc, char *argv[]) +{ +	volatile unsigned int *GpioOr = +		(volatile unsigned int *)(CFG_PERIPHERAL_BASE + 0x700); +	*GpioOr &= ~0x00300000; +	return 0; +} + +U_BOOT_CMD(ledon, 1, 1, do_led_test_on, +	   "ledon - led test light on\n", NULL); + +U_BOOT_CMD(ledoff, 1, 1, do_led_test_off, +	   "ledoff - led test light off\n", NULL); +#endif diff --git a/board/amcc/taishan/showinfo.c b/board/amcc/taishan/showinfo.c new file mode 100644 index 000000000..57b9d1c42 --- /dev/null +++ b/board/amcc/taishan/showinfo.c @@ -0,0 +1,236 @@ +/* + * (C) Copyright 2007 + * Stefan Roese, DENX Software Engineering, sr@denx.de. + * + * See file CREDITS for list of people who contributed to this + * project. + * + * This program is free software; you can redistribute it and/or + * modify it under the terms of the GNU General Public License as + * published by the Free Software Foundation; either version 2 of + * the License, or (at your option) any later version. + * + * This program is distributed in the hope that it will be useful, + * but WITHOUT ANY WARRANTY; without even the implied warranty of + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.	 See the + * GNU General Public License for more details. + * + * You should have received a copy of the GNU General Public License + * along with this program; if not, write to the Free Software + * Foundation, Inc., 59 Temple Place, Suite 330, Boston, + * MA 02111-1307 USA + */ + +#include <config.h> +#include <common.h> +#include <command.h> +#include <asm/processor.h> +#include <pci.h> + +void show_reset_reg(void) +{ +	unsigned long reg; + +	/* read clock regsiter */ +	printf("===== Display reset and initialize register Start =========\n"); +	mfclk(clk_pllc,reg); +	printf("cpr_pllc   = %#010x\n",reg); + +	mfclk(clk_plld,reg); +	printf("cpr_plld   = %#010x\n",reg); + +	mfclk(clk_primad,reg); +	printf("cpr_primad = %#010x\n",reg); + +	mfclk(clk_primbd,reg); +	printf("cpr_primbd = %#010x\n",reg); + +	mfclk(clk_opbd,reg); +	printf("cpr_opbd   = %#010x\n",reg); + +	mfclk(clk_perd,reg); +	printf("cpr_perd   = %#010x\n",reg); + +	mfclk(clk_mald,reg); +	printf("cpr_mald   = %#010x\n",reg); + +	/* read sdr register */ +	mfsdr(sdr_ebc,reg); +	printf("sdr_ebc    = %#010x\n",reg); + +	mfsdr(sdr_cp440,reg); +	printf("sdr_cp440  = %#010x\n",reg); + +	mfsdr(sdr_xcr,reg); +	printf("sdr_xcr    = %#010x\n",reg); + +	mfsdr(sdr_xpllc,reg); +	printf("sdr_xpllc  = %#010x\n",reg); + +	mfsdr(sdr_xplld,reg); +	printf("sdr_xplld  = %#010x\n",reg); + +	mfsdr(sdr_pfc0,reg); +	printf("sdr_pfc0   = %#010x\n",reg); + +	mfsdr(sdr_pfc1,reg); +	printf("sdr_pfc1   = %#010x\n",reg); + +	mfsdr(sdr_cust0,reg); +	printf("sdr_cust0  = %#010x\n",reg); + +	mfsdr(sdr_cust1,reg); +	printf("sdr_cust1  = %#010x\n",reg); + +	mfsdr(sdr_uart0,reg); +	printf("sdr_uart0  = %#010x\n",reg); + +	mfsdr(sdr_uart1,reg); +	printf("sdr_uart1  = %#010x\n",reg); + +	printf("===== Display reset and initialize register End   =========\n"); +} + +void show_xbridge_info(void) +{ +	unsigned long reg; + +	printf("PCI-X chip control registers\n"); +	mfsdr(sdr_xcr, reg); +	printf("sdr_xcr    = %#010x\n", reg); + +	mfsdr(sdr_xpllc, reg); +	printf("sdr_xpllc  = %#010x\n", reg); + +	mfsdr(sdr_xplld, reg); +	printf("sdr_xplld  = %#010x\n", reg); + +	printf("PCI-X Bridge Configure registers\n"); +	printf("PCIX0_VENDID            = %#06x\n", in16r(PCIX0_VENDID)); +	printf("PCIX0_DEVID             = %#06x\n", in16r(PCIX0_DEVID)); +	printf("PCIX0_CMD               = %#06x\n", in16r(PCIX0_CMD)); +	printf("PCIX0_STATUS            = %#06x\n", in16r(PCIX0_STATUS)); +	printf("PCIX0_REVID             = %#04x\n", in8(PCIX0_REVID)); +	printf("PCIX0_CACHELS           = %#04x\n", in8(PCIX0_CACHELS)); +	printf("PCIX0_LATTIM            = %#04x\n", in8(PCIX0_LATTIM)); +	printf("PCIX0_HDTYPE            = %#04x\n", in8(PCIX0_HDTYPE)); +	printf("PCIX0_BIST              = %#04x\n", in8(PCIX0_BIST)); + +	printf("PCIX0_BAR0              = %#010x\n", in32r(PCIX0_BAR0)); +	printf("PCIX0_BAR1              = %#010x\n", in32r(PCIX0_BAR1)); +	printf("PCIX0_BAR2              = %#010x\n", in32r(PCIX0_BAR2)); +	printf("PCIX0_BAR3              = %#010x\n", in32r(PCIX0_BAR3)); +	printf("PCIX0_BAR4              = %#010x\n", in32r(PCIX0_BAR4)); +	printf("PCIX0_BAR5              = %#010x\n", in32r(PCIX0_BAR5)); + +	printf("PCIX0_CISPTR            = %#010x\n", in32r(PCIX0_CISPTR)); +	printf("PCIX0_SBSSYSVID         = %#010x\n", in16r(PCIX0_SBSYSVID)); +	printf("PCIX0_SBSSYSID          = %#010x\n", in16r(PCIX0_SBSYSID)); +	printf("PCIX0_EROMBA            = %#010x\n", in32r(PCIX0_EROMBA)); +	printf("PCIX0_CAP               = %#04x\n", in8(PCIX0_CAP)); +	printf("PCIX0_INTLN             = %#04x\n", in8(PCIX0_INTLN)); +	printf("PCIX0_INTPN             = %#04x\n", in8(PCIX0_INTPN)); +	printf("PCIX0_MINGNT            = %#04x\n", in8(PCIX0_MINGNT)); +	printf("PCIX0_MAXLTNCY          = %#04x\n", in8(PCIX0_MAXLTNCY)); + +	printf("PCIX0_BRDGOPT1          = %#010x\n", in32r(PCIX0_BRDGOPT1)); +	printf("PCIX0_BRDGOPT2          = %#010x\n", in32r(PCIX0_BRDGOPT2)); + +	printf("PCIX0_POM0LAL           = %#010x\n", in32r(PCIX0_POM0LAL)); +	printf("PCIX0_POM0LAH           = %#010x\n", in32r(PCIX0_POM0LAH)); +	printf("PCIX0_POM0SA            = %#010x\n", in32r(PCIX0_POM0SA)); +	printf("PCIX0_POM0PCILAL        = %#010x\n", in32r(PCIX0_POM0PCIAL)); +	printf("PCIX0_POM0PCILAH        = %#010x\n", in32r(PCIX0_POM0PCIAH)); +	printf("PCIX0_POM1LAL           = %#010x\n", in32r(PCIX0_POM1LAL)); +	printf("PCIX0_POM1LAH           = %#010x\n", in32r(PCIX0_POM1LAH)); +	printf("PCIX0_POM1SA            = %#010x\n", in32r(PCIX0_POM1SA)); +	printf("PCIX0_POM1PCILAL        = %#010x\n", in32r(PCIX0_POM1PCIAL)); +	printf("PCIX0_POM1PCILAH        = %#010x\n", in32r(PCIX0_POM1PCIAH)); +	printf("PCIX0_POM2SA            = %#010x\n", in32r(PCIX0_POM2SA)); + +	printf("PCIX0_PIM0SA            = %#010x\n", in32r(PCIX0_PIM0SA)); +	printf("PCIX0_PIM0LAL           = %#010x\n", in32r(PCIX0_PIM0LAL)); +	printf("PCIX0_PIM0LAH           = %#010x\n", in32r(PCIX0_PIM0LAH)); +	printf("PCIX0_PIM1SA            = %#010x\n", in32r(PCIX0_PIM1SA)); +	printf("PCIX0_PIM1LAL           = %#010x\n", in32r(PCIX0_PIM1LAL)); +	printf("PCIX0_PIM1LAH           = %#010x\n", in32r(PCIX0_PIM1LAH)); +	printf("PCIX0_PIM2SA            = %#010x\n", in32r(PCIX0_PIM1SA)); +	printf("PCIX0_PIM2LAL           = %#010x\n", in32r(PCIX0_PIM1LAL)); +	printf("PCIX0_PIM2LAH           = %#010x\n", in32r(PCIX0_PIM1LAH)); + +	printf("PCIX0_XSTS              = %#010x\n", in32r(PCIX0_STS)); +} + +int do_show_xbridge_info(cmd_tbl_t * cmdtp, int flag, int argc, char *argv[]) +{ +	show_xbridge_info(); +	return 0; +} + +U_BOOT_CMD(xbriinfo, 1, 1, do_show_xbridge_info, +	   "xbriinfo  - Show PCIX bridge info\n", NULL); + +#define TAISHAN_PCI_DEV_ID0 0x800 +#define TAISHAN_PCI_DEV_ID1 0x1000 + +void show_pcix_device_info(void) +{ +	int ii; +	int dev; +	u8 capp; +	u8 xcapid; +	u16 status; +	u16 xcommand; +	u32 xstatus; + +	for (ii = 0; ii < 2; ii++) { +		if (ii == 0) +			dev = TAISHAN_PCI_DEV_ID0; +		else +			dev = TAISHAN_PCI_DEV_ID1; + +		pci_read_config_word(dev, PCI_STATUS, &status); +		if (status & PCI_STATUS_CAP_LIST) { +			pci_read_config_byte(dev, PCI_CAPABILITY_LIST, &capp); + +			pci_read_config_byte(dev, (int)(capp), &xcapid); +			if (xcapid == 0x07) { +				pci_read_config_word(dev, (int)(capp + 2), +						     &xcommand); +				pci_read_config_dword(dev, (int)(capp + 4), +						      &xstatus); +				printf("BUS0 dev%d Xcommand=%#06x,Xstatus=%#010x\n", +				       (ii + 1), xcommand, xstatus); +			} else { +				printf("BUS0 dev%d PCI-X CAP ID error," +				       "CAP=%#04x,XCAPID=%#04x\n", +				       (ii + 1), capp, xcapid); +			} +		} else { +			printf("BUS0 dev%d not found PCI_STATUS_CAP_LIST supporting\n", +			       ii + 1); +		} +	} + +} + +int do_show_pcix_device_info(cmd_tbl_t * cmdtp, int flag, int argc, +			     char *argv[]) +{ +	show_pcix_device_info(); +	return 0; +} + +U_BOOT_CMD(xdevinfo, 1, 1, do_show_pcix_device_info, +	   "xdevinfo  - Show PCIX Device info\n", NULL); + +extern void show_reset_reg(void); + +int do_show_reset_reg_info(cmd_tbl_t * cmdtp, int flag, int argc, char *argv[]) +{ +	show_reset_reg(); +	return 0; +} + +U_BOOT_CMD(resetinfo, 1, 1, do_show_reset_reg_info, +	   "resetinfo  - Show Reset REG info\n", NULL); diff --git a/board/amcc/taishan/taishan.c b/board/amcc/taishan/taishan.c new file mode 100644 index 000000000..1a2e53b1a --- /dev/null +++ b/board/amcc/taishan/taishan.c @@ -0,0 +1,331 @@ +/* + *  Copyright (C) 2004 PaulReynolds@lhsolutions.com + * + * (C) Copyright 2007 + * Stefan Roese, DENX Software Engineering, sr@denx.de. + * + * See file CREDITS for list of people who contributed to this + * project. + * + * This program is free software; you can redistribute it and/or + * modify it under the terms of the GNU General Public License as + * published by the Free Software Foundation; either version 2 of + * the License, or (at your option) any later version. + * + * This program is distributed in the hope that it will be useful, + * but WITHOUT ANY WARRANTY; without even the implied warranty of + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.	 See the + * GNU General Public License for more details. + * + * You should have received a copy of the GNU General Public License + * along with this program; if not, write to the Free Software + * Foundation, Inc., 59 Temple Place, Suite 330, Boston, + * MA 02111-1307 USA + */ + +#include <common.h> +#include <asm/processor.h> +#include <spd_sdram.h> +#include <ppc4xx_enet.h> + +#ifdef CFG_INIT_SHOW_RESET_REG +void show_reset_reg(void); +#endif + +int lcd_init(void); + +int board_early_init_f (void) +{ +	unsigned long reg; +	volatile unsigned int *GpioOdr; +	volatile unsigned int *GpioTcr; +	volatile unsigned int *GpioOr; + +	/*-------------------------------------------------------------------------+ +	  | Initialize EBC CONFIG +	  +-------------------------------------------------------------------------*/ +	mtebc(xbcfg, EBC_CFG_LE_UNLOCK | +	      EBC_CFG_PTD_ENABLE | EBC_CFG_RTC_64PERCLK | +	      EBC_CFG_ATC_PREVIOUS | EBC_CFG_DTC_PREVIOUS | +	      EBC_CFG_CTC_PREVIOUS | EBC_CFG_EMC_DEFAULT | +	      EBC_CFG_PME_DISABLE | EBC_CFG_PR_32); + +	/*-------------------------------------------------------------------------+ +	  | 64MB FLASH. Initialize bank 0 with default values. +	  +-------------------------------------------------------------------------*/ +	mtebc(pb0ap, EBC_BXAP_BME_DISABLED|EBC_BXAP_TWT_ENCODE(15) | +	      EBC_BXAP_BCE_DISABLE | +	      EBC_BXAP_CSN_ENCODE(1) | EBC_BXAP_OEN_ENCODE(1) | +	      EBC_BXAP_WBN_ENCODE(1) | EBC_BXAP_WBF_ENCODE(1) | +	      EBC_BXAP_TH_ENCODE(3) | EBC_BXAP_RE_DISABLED | +	      EBC_BXAP_BEM_WRITEONLY | +	      EBC_BXAP_PEN_DISABLED); +	mtebc(pb0cr, EBC_BXCR_BAS_ENCODE(CFG_FLASH_BASE) | +	      EBC_BXCR_BS_64MB | EBC_BXCR_BU_RW|EBC_BXCR_BW_32BIT); + +	/*-------------------------------------------------------------------------+ +	  | FPGA. Initialize bank 1 with default values. +	  +-------------------------------------------------------------------------*/ +	mtebc(pb1ap, EBC_BXAP_BME_DISABLED|EBC_BXAP_TWT_ENCODE(5) | +	      EBC_BXAP_BCE_DISABLE | +	      EBC_BXAP_CSN_ENCODE(1) | EBC_BXAP_OEN_ENCODE(1) | +	      EBC_BXAP_WBN_ENCODE(1) | EBC_BXAP_WBF_ENCODE(1) | +	      EBC_BXAP_TH_ENCODE(3) | EBC_BXAP_RE_DISABLED | +	      EBC_BXAP_BEM_WRITEONLY | +	      EBC_BXAP_PEN_DISABLED); +	mtebc(pb1cr, EBC_BXCR_BAS_ENCODE(0x41000000) | +	      EBC_BXCR_BS_1MB | EBC_BXCR_BU_RW | EBC_BXCR_BW_8BIT); + +	/*-------------------------------------------------------------------------+ +	  | LCM. Initialize bank 2 with default values. +	  +-------------------------------------------------------------------------*/ +	mtebc(pb2ap, EBC_BXAP_BME_DISABLED | EBC_BXAP_TWT_ENCODE(64) | +	      EBC_BXAP_BCE_DISABLE | +	      EBC_BXAP_CSN_ENCODE(3) | EBC_BXAP_OEN_ENCODE(3) | +	      EBC_BXAP_WBN_ENCODE(3) | EBC_BXAP_WBF_ENCODE(3) | +	      EBC_BXAP_TH_ENCODE(7) | EBC_BXAP_RE_DISABLED | +	      EBC_BXAP_BEM_WRITEONLY | +	      EBC_BXAP_PEN_DISABLED); +	mtebc(pb2cr, EBC_BXCR_BAS_ENCODE(0x42000000) | +	      EBC_BXCR_BS_1MB | EBC_BXCR_BU_RW|EBC_BXCR_BW_8BIT); + +	/*-------------------------------------------------------------------------+ +	  | TMP. Initialize bank 3 with default values. +	  +-------------------------------------------------------------------------*/ +	mtebc(pb3ap, EBC_BXAP_BME_DISABLED | EBC_BXAP_TWT_ENCODE(128) | +	      EBC_BXAP_BCE_DISABLE | +	      EBC_BXAP_CSN_ENCODE(3) | EBC_BXAP_OEN_ENCODE(3) | +	      EBC_BXAP_WBN_ENCODE(3) | EBC_BXAP_WBF_ENCODE(3) | +	      EBC_BXAP_TH_ENCODE(7) | EBC_BXAP_RE_DISABLED | +	      EBC_BXAP_BEM_WRITEONLY | +	      EBC_BXAP_PEN_DISABLED); +	mtebc(pb3cr, EBC_BXCR_BAS_ENCODE(0x48000000) | +	      EBC_BXCR_BS_64MB | EBC_BXCR_BU_RW | EBC_BXCR_BW_32BIT); + +	/*-------------------------------------------------------------------------+ +	  | Connector 4~7. Initialize bank 3~ 7 with default values. +	  +-------------------------------------------------------------------------*/ +	mtebc(pb4ap,0); +	mtebc(pb4cr,0); +	mtebc(pb5ap,0); +	mtebc(pb5cr,0); +	mtebc(pb6ap,0); +	mtebc(pb6cr,0); +	mtebc(pb7ap,0); +	mtebc(pb7cr,0); + +	/*-------------------------------------------------------------------- +	 * Setup the interrupt controller polarities, triggers, etc. +	 *-------------------------------------------------------------------*/ +	mtdcr (uic0sr, 0xffffffff);	/* clear all */ +	mtdcr (uic0er, 0x00000000);	/* disable all */ +	mtdcr (uic0cr, 0x00000009);	/* SMI & UIC1 crit are critical */ +	mtdcr (uic0pr, 0xfffffe13);	/* per ref-board manual */ +	mtdcr (uic0tr, 0x01c00008);	/* per ref-board manual */ +	mtdcr (uic0vr, 0x00000001);	/* int31 highest, base=0x000 */ +	mtdcr (uic0sr, 0xffffffff);	/* clear all */ + +	mtdcr (uic1sr, 0xffffffff);	/* clear all */ +	mtdcr (uic1er, 0x00000000);	/* disable all */ +	mtdcr (uic1cr, 0x00000000);	/* all non-critical */ +	mtdcr (uic1pr, 0xffffe0ff);	/* per ref-board manual */ +	mtdcr (uic1tr, 0x00ffc000);	/* per ref-board manual */ +	mtdcr (uic1vr, 0x00000001);	/* int31 highest, base=0x000 */ +	mtdcr (uic1sr, 0xffffffff);	/* clear all */ + +	mtdcr (uic2sr, 0xffffffff);	/* clear all */ +	mtdcr (uic2er, 0x00000000);	/* disable all */ +	mtdcr (uic2cr, 0x00000000);	/* all non-critical */ +	mtdcr (uic2pr, 0xffffffff);	/* per ref-board manual */ +	mtdcr (uic2tr, 0x00ff8c0f);	/* per ref-board manual */ +	mtdcr (uic2vr, 0x00000001);	/* int31 highest, base=0x000 */ +	mtdcr (uic2sr, 0xffffffff);	/* clear all */ + +	mtdcr (uicb0sr, 0xfc000000);	/* clear all */ +	mtdcr (uicb0er, 0x00000000);	/* disable all */ +	mtdcr (uicb0cr, 0x00000000);	/* all non-critical */ +	mtdcr (uicb0pr, 0xfc000000);	/* */ +	mtdcr (uicb0tr, 0x00000000);	/* */ +	mtdcr (uicb0vr, 0x00000001);	/* */ + +	/* Enable two GPIO 10~11 and TraceA signal */ +	mfsdr(sdr_pfc0,reg); +	reg |= 0x00300000; +	mtsdr(sdr_pfc0,reg); + +	mfsdr(sdr_pfc1,reg); +	reg |= 0x00100000; +	mtsdr(sdr_pfc1,reg); + +	/* Set GPIO 10 and 11 as output */ +	GpioOdr	= (volatile unsigned int*)(CFG_PERIPHERAL_BASE+0x718); +	GpioTcr = (volatile unsigned int*)(CFG_PERIPHERAL_BASE+0x704); +	GpioOr  = (volatile unsigned int*)(CFG_PERIPHERAL_BASE+0x700); + +	*GpioOdr &= ~(0x00300000); +	*GpioTcr |= 0x00300000; +	*GpioOr  |= 0x00300000; + +	return 0; +} + +int misc_init_r(void) +{ +	lcd_init(); + +	return 0; +} + +int checkboard (void) +{ +	char *s = getenv ("serial#"); + +	printf ("Board: Taishan - AMCC PPC440GX Evaluation Board"); +	if (s != NULL) { +		puts (", serial# "); +		puts (s); +	} +	putc ('\n'); + +#ifdef CFG_INIT_SHOW_RESET_REG +	show_reset_reg(); +#endif + +	return (0); +} + +#if defined(CFG_DRAM_TEST) +int testdram (void) +{ +	uint *pstart = (uint *) 0x04000000; +	uint *pend = (uint *) 0x0fc00000; +	uint *p; + +	for (p = pstart; p < pend; p++) +		*p = 0xaaaaaaaa; + +	for (p = pstart; p < pend; p++) { +		if (*p != 0xaaaaaaaa) { +			printf ("SDRAM test fails at: %08x\n", (uint) p); +			return 1; +		} +	} + +	for (p = pstart; p < pend; p++) +		*p = 0x55555555; + +	for (p = pstart; p < pend; p++) { +		if (*p != 0x55555555) { +			printf ("SDRAM test fails at: %08x\n", (uint) p); +			return 1; +		} +	} +	return 0; +} +#endif + +/************************************************************************* + *  pci_pre_init + * + *  This routine is called just prior to registering the hose and gives + *  the board the opportunity to check things. Returning a value of zero + *  indicates that things are bad & PCI initialization should be aborted. + * + *	Different boards may wish to customize the pci controller structure + *	(add regions, override default access routines, etc) or perform + *	certain pre-initialization actions. + * + ************************************************************************/ +#if defined(CONFIG_PCI) && defined(CFG_PCI_PRE_INIT) +int pci_pre_init(struct pci_controller * hose ) +{ +	unsigned long strap; + +	/*--------------------------------------------------------------------------+ +	 *	The ocotea board is always configured as the host & requires the +	 *	PCI arbiter to be enabled. +	 *--------------------------------------------------------------------------*/ +	mfsdr(sdr_sdstp1, strap); +	if( (strap & SDR0_SDSTP1_PAE_MASK) == 0 ){ +		printf("PCI: SDR0_STRP1[%08lX] - PCI Arbiter disabled.\n",strap); +		return 0; +	} + +	return 1; +} +#endif /* defined(CONFIG_PCI) && defined(CFG_PCI_PRE_INIT) */ + +/************************************************************************* + *  pci_target_init + * + *	The bootstrap configuration provides default settings for the pci + *	inbound map (PIM). But the bootstrap config choices are limited and + *	may not be sufficient for a given board. + * + ************************************************************************/ +#if defined(CONFIG_PCI) && defined(CFG_PCI_TARGET_INIT) +void pci_target_init(struct pci_controller * hose ) +{ +	DECLARE_GLOBAL_DATA_PTR; + +	/*--------------------------------------------------------------------------+ +	 * Disable everything +	 *--------------------------------------------------------------------------*/ +	out32r( PCIX0_PIM0SA, 0 ); /* disable */ +	out32r( PCIX0_PIM1SA, 0 ); /* disable */ +	out32r( PCIX0_PIM2SA, 0 ); /* disable */ +	out32r( PCIX0_EROMBA, 0 ); /* disable expansion rom */ + +	/*--------------------------------------------------------------------------+ +	 * Map all of SDRAM to PCI address 0x0000_0000. Note that the 440 strapping +	 * options to not support sizes such as 128/256 MB. +	 *--------------------------------------------------------------------------*/ +	out32r( PCIX0_PIM0LAL, CFG_SDRAM_BASE ); +	out32r( PCIX0_PIM0LAH, 0 ); +	out32r( PCIX0_PIM0SA, ~(gd->ram_size - 1) | 1 ); + +	out32r( PCIX0_BAR0, 0 ); + +	/*--------------------------------------------------------------------------+ +	 * Program the board's subsystem id/vendor id +	 *--------------------------------------------------------------------------*/ +	out16r( PCIX0_SBSYSVID, CFG_PCI_SUBSYS_VENDORID ); +	out16r( PCIX0_SBSYSID, CFG_PCI_SUBSYS_DEVICEID ); + +	out16r( PCIX0_CMD, in16r(PCIX0_CMD) | PCI_COMMAND_MEMORY ); +} +#endif /* defined(CONFIG_PCI) && defined(CFG_PCI_TARGET_INIT) */ + +/************************************************************************* + *  is_pci_host + * + *	This routine is called to determine if a pci scan should be + *	performed. With various hardware environments (especially cPCI and + *	PPMC) it's insufficient to depend on the state of the arbiter enable + *	bit in the strap register, or generic host/adapter assumptions. + * + *	Rather than hard-code a bad assumption in the general 440 code, the + *	440 pci code requires the board to decide at runtime. + * + *	Return 0 for adapter mode, non-zero for host (monarch) mode. + * + * + ************************************************************************/ +#if defined(CONFIG_PCI) +int is_pci_host(struct pci_controller *hose) +{ +	/* The ocotea board is always configured as host. */ +	return(1); +} +#endif /* defined(CONFIG_PCI) */ + +#ifdef CONFIG_POST +/* + * Returns 1 if keys pressed to start the power-on long-running tests + * Called from board_init_f(). + */ +int post_hotkeys_pressed(void) +{ +	return (ctrlc()); +} +#endif diff --git a/board/amcc/taishan/u-boot.lds b/board/amcc/taishan/u-boot.lds new file mode 100644 index 000000000..664716ed4 --- /dev/null +++ b/board/amcc/taishan/u-boot.lds @@ -0,0 +1,157 @@ +/* + * (C) Copyright 2004 + * Wolfgang Denk, DENX Software Engineering, wd@denx.de. + * + * See file CREDITS for list of people who contributed to this + * project. + * + * This program is free software; you can redistribute it and/or + * modify it under the terms of the GNU General Public License as + * published by the Free Software Foundation; either version 2 of + * the License, or (at your option) any later version. + * + * This program is distributed in the hope that it will be useful, + * but WITHOUT ANY WARRANTY; without even the implied warranty of + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the + * GNU General Public License for more details. + * + * You should have received a copy of the GNU General Public License + * along with this program; if not, write to the Free Software + * Foundation, Inc., 59 Temple Place, Suite 330, Boston, + * MA 02111-1307 USA + */ + +OUTPUT_ARCH(powerpc) +SEARCH_DIR(/lib); SEARCH_DIR(/usr/lib); SEARCH_DIR(/usr/local/lib); SEARCH_DIR(/usr/local/powerpc-any-elf/lib); +/* Do we need any of these for elf? +   __DYNAMIC = 0;    */ +SECTIONS +{ +  .resetvec 0xFFFFFFFC : +  { +    *(.resetvec) +  } = 0xffff + +  .bootpg 0xFFFFF000 : +  { +    cpu/ppc4xx/start.o	(.bootpg) +  } = 0xffff + +  /* Read-only sections, merged into text segment: */ +  . = + SIZEOF_HEADERS; +  .interp : { *(.interp) } +  .hash          : { *(.hash)		} +  .dynsym        : { *(.dynsym)		} +  .dynstr        : { *(.dynstr)		} +  .rel.text      : { *(.rel.text)		} +  .rela.text     : { *(.rela.text) 	} +  .rel.data      : { *(.rel.data)		} +  .rela.data     : { *(.rela.data) 	} +  .rel.rodata    : { *(.rel.rodata) 	} +  .rela.rodata   : { *(.rela.rodata) 	} +  .rel.got       : { *(.rel.got)		} +  .rela.got      : { *(.rela.got)		} +  .rel.ctors     : { *(.rel.ctors)	} +  .rela.ctors    : { *(.rela.ctors)	} +  .rel.dtors     : { *(.rel.dtors)	} +  .rela.dtors    : { *(.rela.dtors)	} +  .rel.bss       : { *(.rel.bss)		} +  .rela.bss      : { *(.rela.bss)		} +  .rel.plt       : { *(.rel.plt)		} +  .rela.plt      : { *(.rela.plt)		} +  .init          : { *(.init)	} +  .plt : { *(.plt) } +  .text      : +  { +    /* WARNING - the following is hand-optimized to fit within	*/ +    /* the sector layout of our flash chips!	XXX FIXME XXX	*/ + +    cpu/ppc4xx/start.o	(.text) +    board/amcc/taishan/init.o	(.text) +    cpu/ppc4xx/kgdb.o	(.text) +    cpu/ppc4xx/traps.o	(.text) +    cpu/ppc4xx/interrupts.o	(.text) +    cpu/ppc4xx/serial.o	(.text) +    cpu/ppc4xx/cpu_init.o	(.text) +    cpu/ppc4xx/speed.o	(.text) +    common/dlmalloc.o	(.text) +    lib_generic/crc32.o		(.text) +    lib_ppc/extable.o	(.text) +    lib_generic/zlib.o		(.text) + +/*    . = env_offset;*/ +/*    common/environment.o(.text)*/ + +    *(.text) +    *(.fixup) +    *(.got1) +  } +  _etext = .; +  PROVIDE (etext = .); +  .rodata    : +  { +    *(.rodata) +    *(.rodata1) +    *(.rodata.str1.4) +    *(.eh_frame) +  } +  .fini      : { *(.fini)    } =0 +  .ctors     : { *(.ctors)   } +  .dtors     : { *(.dtors)   } + +  /* Read-write section, merged into data segment: */ +  . = (. + 0x00FF) & 0xFFFFFF00; +  _erotext = .; +  PROVIDE (erotext = .); +  .reloc   : +  { +    *(.got) +    _GOT2_TABLE_ = .; +    *(.got2) +    _FIXUP_TABLE_ = .; +    *(.fixup) +  } +  __got2_entries = (_FIXUP_TABLE_ - _GOT2_TABLE_) >>2; +  __fixup_entries = (. - _FIXUP_TABLE_)>>2; + +  .data    : +  { +    *(.data) +    *(.data1) +    *(.sdata) +    *(.sdata2) +    *(.dynamic) +    CONSTRUCTORS +  } +  _edata  =  .; +  PROVIDE (edata = .); + +  . = .; +  __u_boot_cmd_start = .; +  .u_boot_cmd : { *(.u_boot_cmd) } +  __u_boot_cmd_end = .; + + +  . = .; +  __start___ex_table = .; +  __ex_table : { *(__ex_table) } +  __stop___ex_table = .; + +  . = ALIGN(256); +  __init_begin = .; +  .text.init : { *(.text.init) } +  .data.init : { *(.data.init) } +  . = ALIGN(256); +  __init_end = .; + +  __bss_start = .; +  .bss       : +  { +   *(.sbss) *(.scommon) +   *(.dynbss) +   *(.bss) +   *(COMMON) +  } +  _end = . ; +  PROVIDE (end = .); +} diff --git a/board/amcc/taishan/update.c b/board/amcc/taishan/update.c new file mode 100644 index 000000000..ed2c196dc --- /dev/null +++ b/board/amcc/taishan/update.c @@ -0,0 +1,78 @@ +/* + * (C) Copyright 2007 + * Stefan Roese, DENX Software Engineering, sr@denx.de. + * + * See file CREDITS for list of people who contributed to this + * project. + * + * This program is free software; you can redistribute it and/or + * modify it under the terms of the GNU General Public License as + * published by the Free Software Foundation; either version 2 of + * the License, or (at your option) any later version. + * + * This program is distributed in the hope that it will be useful, + * but WITHOUT ANY WARRANTY; without even the implied warranty of + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.	 See the + * GNU General Public License for more details. + * + * You should have received a copy of the GNU General Public License + * along with this program; if not, write to the Free Software + * Foundation, Inc., 59 Temple Place, Suite 330, Boston, + * MA 02111-1307 USA + */ + +#include <config.h> +#include <common.h> +#include <command.h> +#include <asm/processor.h> +#include <i2c.h> + +#if defined(CONFIG_TAISHAN) + +const uchar bootstrap_buf[16] = { +	0x86, +	0x78, +	0xc1, +	0xa6, +	0x09, +	0x67, +	0x04, +	0x63, +	0x00, +	0x00, +	0x00, +	0x00, +	0x00, +	0x00, +	0x00, +	0x00 +}; + +static int update_boot_eeprom(void) +{ +	ulong len = 0x10; +	uchar chip = CFG_BOOTSTRAP_IIC_ADDR; +	uchar *pbuf = (uchar *)bootstrap_buf; +	int ii, jj; + +	for (ii = 0; ii < len; ii++) { +		if (i2c_write(chip, ii, 1, &pbuf[ii], 1) != 0) { +			printf("i2c_write failed\n"); +			return -1; +		} + +		/* wait 10ms */ +		for (jj = 0; jj < 10; jj++) +			udelay(1000); +	} +	return 0; +} + +int do_update_boot_eeprom(cmd_tbl_t * cmdtp, int flag, int argc, char *argv[]) +{ +	return update_boot_eeprom(); +} + +U_BOOT_CMD(update_boot_eeprom, 1, 1, do_update_boot_eeprom, +	   "update_boot_eeprom  - update bootstrap eeprom content\n", NULL); +#endif diff --git a/board/amcc/yellowstone/yellowstone.c b/board/amcc/yellowstone/yellowstone.c index 754ae449c..04f58e041 100644 --- a/board/amcc/yellowstone/yellowstone.c +++ b/board/amcc/yellowstone/yellowstone.c @@ -39,24 +39,6 @@ int board_early_init_f(void)  	reg = mfdcr(ebccfgd);  	mtdcr(ebccfgd, reg | 0x04000000);	/* Set ATC */ -	mtebc(pb0ap, 0x03017300);	/* FLASH/SRAM */ -	mtebc(pb0cr, 0xfc0da000);	/* BAS=0xfc0 64MB r/w 16-bit */ - -	mtebc(pb1ap, 0x00000000); -	mtebc(pb1cr, 0x00000000); - -	mtebc(pb2ap, 0x04814500); -	/*CPLD*/ mtebc(pb2cr, 0x80018000);	/*BAS=0x800 1MB r/w 8-bit */ - -	mtebc(pb3ap, 0x00000000); -	mtebc(pb3cr, 0x00000000); - -	mtebc(pb4ap, 0x00000000); -	mtebc(pb4cr, 0x00000000); - -	mtebc(pb5ap, 0x00000000); -	mtebc(pb5cr, 0x00000000); -  	/*--------------------------------------------------------------------  	 * Setup the GPIO pins  	 *-------------------------------------------------------------------*/ @@ -190,8 +172,15 @@ int misc_init_r (void)  int checkboard(void)  {  	char *s = getenv("serial#"); +	u8 rev; +	u8 val;  	printf("Board: Yellowstone - AMCC PPC440GR Evaluation Board"); + +	rev = *(u8 *)(CFG_CPLD + 0); +	val = *(u8 *)(CFG_CPLD + 5) & 0x01; +	printf(", Rev. %X, PCI=%d MHz", rev, val ? 66 : 33); +  	if (s != NULL) {  		puts(", serial# ");  		puts(s); diff --git a/board/amcc/yosemite/yosemite.c b/board/amcc/yosemite/yosemite.c index 588ee900d..d47219cb6 100644 --- a/board/amcc/yosemite/yosemite.c +++ b/board/amcc/yosemite/yosemite.c @@ -39,24 +39,6 @@ int board_early_init_f(void)  	reg = mfdcr(ebccfgd);  	mtdcr(ebccfgd, reg | 0x04000000);	/* Set ATC */ -	mtebc(pb0ap, 0x03017300);	/* FLASH/SRAM */ -	mtebc(pb0cr, 0xfc0da000);	/* BAS=0xfc0 64MB r/w 16-bit */ - -	mtebc(pb1ap, 0x00000000); -	mtebc(pb1cr, 0x00000000); - -	mtebc(pb2ap, 0x04814500); -	/*CPLD*/ mtebc(pb2cr, 0x80018000);	/*BAS=0x800 1MB r/w 8-bit */ - -	mtebc(pb3ap, 0x00000000); -	mtebc(pb3cr, 0x00000000); - -	mtebc(pb4ap, 0x00000000); -	mtebc(pb4cr, 0x00000000); - -	mtebc(pb5ap, 0x00000000); -	mtebc(pb5cr, 0x00000000); -  	/*--------------------------------------------------------------------  	 * Setup the GPIO pins  	 *-------------------------------------------------------------------*/ @@ -186,8 +168,15 @@ int misc_init_r (void)  int checkboard(void)  {  	char *s = getenv("serial#"); +	u8 rev; +	u8 val;  	printf("Board: Yosemite - AMCC PPC440EP Evaluation Board"); + +	rev = *(u8 *)(CFG_CPLD + 0); +	val = *(u8 *)(CFG_CPLD + 5) & 0x01; +	printf(", Rev. %X, PCI=%d MHz", rev, val ? 66 : 33); +  	if (s != NULL) {  		puts(", serial# ");  		puts(s); |