diff options
Diffstat (limited to 'include/configs/NETTA.h')
| -rw-r--r-- | include/configs/NETTA.h | 218 | 
1 files changed, 109 insertions, 109 deletions
| diff --git a/include/configs/NETTA.h b/include/configs/NETTA.h index 805b82a5a..63810b330 100644 --- a/include/configs/NETTA.h +++ b/include/configs/NETTA.h @@ -70,7 +70,7 @@  	"bootm"  #define CONFIG_LOADS_ECHO	0	/* echo off for serial download	*/ -#undef	CFG_LOADS_BAUD_CHANGE		/* don't allow baudrate change	*/ +#undef	CONFIG_SYS_LOADS_BAUD_CHANGE		/* don't allow baudrate change	*/  #undef	CONFIG_WATCHDOG			/* watchdog disabled		*/  #define CONFIG_HW_WATCHDOG @@ -95,7 +95,7 @@  #define	CONFIG_NET_MULTI	1	/* the only way to get the FEC in */  #define	FEC_ENET		1	/* eth.c needs it that way... */ -#undef  CFG_DISCOVER_PHY		/* do not discover phys */ +#undef  CONFIG_SYS_DISCOVER_PHY		/* do not discover phys */  #define CONFIG_MII		1  #define CONFIG_MII_INIT		1  #define CONFIG_RMII		1	/* use RMII interface */ @@ -117,9 +117,9 @@  #define CONFIG_ENV_OVERWRITE	1	/* allow modification of vendor params */  /* POST support */ -#define CONFIG_POST		(CFG_POST_MEMORY   | \ -				 CFG_POST_CODEC	   | \ -				 CFG_POST_DSP	   ) +#define CONFIG_POST		(CONFIG_SYS_POST_MEMORY   | \ +				 CONFIG_SYS_POST_CODEC	   | \ +				 CONFIG_SYS_POST_DSP	   )  /* @@ -146,29 +146,29 @@  /*   * Miscellaneous configurable options   */ -#define	CFG_LONGHELP			/* undef to save memory		*/ -#define	CFG_PROMPT	"=> "		/* Monitor Command Prompt	*/ +#define	CONFIG_SYS_LONGHELP			/* undef to save memory		*/ +#define	CONFIG_SYS_PROMPT	"=> "		/* Monitor Command Prompt	*/ -#define CFG_HUSH_PARSER	1 -#define CFG_PROMPT_HUSH_PS2	"> " +#define CONFIG_SYS_HUSH_PARSER	1 +#define CONFIG_SYS_PROMPT_HUSH_PS2	"> "  #if defined(CONFIG_CMD_KGDB) -#define	CFG_CBSIZE	1024		/* Console I/O Buffer Size	*/ +#define	CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size	*/  #else -#define	CFG_CBSIZE	256		/* Console I/O Buffer Size	*/ +#define	CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size	*/  #endif -#define	CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */ -#define	CFG_MAXARGS	16		/* max number of command args	*/ -#define CFG_BARGSIZE	CFG_CBSIZE	/* Boot Argument Buffer Size	*/ +#define	CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ +#define	CONFIG_SYS_MAXARGS	16		/* max number of command args	*/ +#define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE	/* Boot Argument Buffer Size	*/ -#define CFG_MEMTEST_START	0x0300000	/* memtest works on	*/ -#define CFG_MEMTEST_END		0x0700000	/* 3 ... 7 MB in DRAM	*/ +#define CONFIG_SYS_MEMTEST_START	0x0300000	/* memtest works on	*/ +#define CONFIG_SYS_MEMTEST_END		0x0700000	/* 3 ... 7 MB in DRAM	*/ -#define	CFG_LOAD_ADDR		0x100000	/* default load address	*/ +#define	CONFIG_SYS_LOAD_ADDR		0x100000	/* default load address	*/ -#define	CFG_HZ		1000		/* decrementer freq: 1 ms ticks	*/ +#define	CONFIG_SYS_HZ		1000		/* decrementer freq: 1 ms ticks	*/ -#define CFG_BAUDRATE_TABLE	{ 9600, 19200, 38400, 57600, 115200 } +#define CONFIG_SYS_BAUDRATE_TABLE	{ 9600, 19200, 38400, 57600, 115200 }  /*   * Low Level Configuration Settings @@ -178,65 +178,65 @@  /*-----------------------------------------------------------------------   * Internal Memory Mapped Register   */ -#define CFG_IMMR		0xFF000000 +#define CONFIG_SYS_IMMR		0xFF000000  /*-----------------------------------------------------------------------   * Definitions for initial stack pointer and data area (in DPRAM)   */ -#define CFG_INIT_RAM_ADDR	CFG_IMMR -#define	CFG_INIT_RAM_END	0x3000	/* End of used area in DPRAM	*/ -#define	CFG_GBL_DATA_SIZE	64  /* size in bytes reserved for initial data */ -#define CFG_GBL_DATA_OFFSET	(CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE) -#define	CFG_INIT_SP_OFFSET	CFG_GBL_DATA_OFFSET +#define CONFIG_SYS_INIT_RAM_ADDR	CONFIG_SYS_IMMR +#define	CONFIG_SYS_INIT_RAM_END	0x3000	/* End of used area in DPRAM	*/ +#define	CONFIG_SYS_GBL_DATA_SIZE	64  /* size in bytes reserved for initial data */ +#define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE) +#define	CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET  /*-----------------------------------------------------------------------   * Start addresses for the final memory configuration   * (Set up by the startup code) - * Please note that CFG_SDRAM_BASE _must_ start at 0 + * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0   */ -#define	CFG_SDRAM_BASE		0x00000000 -#define CFG_FLASH_BASE		0x40000000 +#define	CONFIG_SYS_SDRAM_BASE		0x00000000 +#define CONFIG_SYS_FLASH_BASE		0x40000000  #if defined(DEBUG) -#define	CFG_MONITOR_LEN		(256 << 10)	/* Reserve 256 kB for Monitor	*/ +#define	CONFIG_SYS_MONITOR_LEN		(256 << 10)	/* Reserve 256 kB for Monitor	*/  #else -#define	CFG_MONITOR_LEN		(192 << 10)	/* Reserve 192 kB for Monitor	*/ +#define	CONFIG_SYS_MONITOR_LEN		(192 << 10)	/* Reserve 192 kB for Monitor	*/  #endif -#define CFG_MONITOR_BASE	CFG_FLASH_BASE -#define	CFG_MALLOC_LEN		(128 << 10)	/* Reserve 128 kB for malloc()	*/ +#define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_FLASH_BASE +#define	CONFIG_SYS_MALLOC_LEN		(128 << 10)	/* Reserve 128 kB for malloc()	*/  /*   * For booting Linux, the board info and command line data   * have to be in the first 8 MB of memory, since this is   * the maximum mapped by the Linux kernel during initialization.   */ -#define	CFG_BOOTMAPSZ		(8 << 20)	/* Initial Memory map for Linux	*/ +#define	CONFIG_SYS_BOOTMAPSZ		(8 << 20)	/* Initial Memory map for Linux	*/  /*-----------------------------------------------------------------------   * FLASH organization   */ -#define CFG_MAX_FLASH_BANKS	1	/* max number of memory banks		*/ -#define CFG_MAX_FLASH_SECT	8	/* max number of sectors on one chip	*/ +#define CONFIG_SYS_MAX_FLASH_BANKS	1	/* max number of memory banks		*/ +#define CONFIG_SYS_MAX_FLASH_SECT	8	/* max number of sectors on one chip	*/ -#define CFG_FLASH_ERASE_TOUT	120000	/* Timeout for Flash Erase (in ms)	*/ -#define CFG_FLASH_WRITE_TOUT	500	/* Timeout for Flash Write (in ms)	*/ +#define CONFIG_SYS_FLASH_ERASE_TOUT	120000	/* Timeout for Flash Erase (in ms)	*/ +#define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Timeout for Flash Write (in ms)	*/  #define	CONFIG_ENV_IS_IN_FLASH	1  #define CONFIG_ENV_SECT_SIZE	0x10000 -#define	CONFIG_ENV_ADDR		(CFG_FLASH_BASE + 0x60000) +#define	CONFIG_ENV_ADDR		(CONFIG_SYS_FLASH_BASE + 0x60000)  #define CONFIG_ENV_OFFSET		0  #define	CONFIG_ENV_SIZE		0x4000 -#define CONFIG_ENV_ADDR_REDUND	(CFG_FLASH_BASE + 0x70000) +#define CONFIG_ENV_ADDR_REDUND	(CONFIG_SYS_FLASH_BASE + 0x70000)  #define CONFIG_ENV_OFFSET_REDUND	0  #define CONFIG_ENV_SIZE_REDUND	CONFIG_ENV_SIZE  /*-----------------------------------------------------------------------   * Cache Configuration   */ -#define CFG_CACHELINE_SIZE	16	/* For all MPC8xx CPUs			*/ +#define CONFIG_SYS_CACHELINE_SIZE	16	/* For all MPC8xx CPUs			*/  #if defined(CONFIG_CMD_KGDB) -#define CFG_CACHELINE_SHIFT	4	/* log base 2 of the above value	*/ +#define CONFIG_SYS_CACHELINE_SHIFT	4	/* log base 2 of the above value	*/  #endif  /*----------------------------------------------------------------------- @@ -246,10 +246,10 @@   * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze   */  #if defined(CONFIG_WATCHDOG) -#define CFG_SYPCR	(SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \ +#define CONFIG_SYS_SYPCR	(SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \  			 SYPCR_SWE  | SYPCR_SWRI| SYPCR_SWP)  #else -#define CFG_SYPCR	(SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP) +#define CONFIG_SYS_SYPCR	(SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)  #endif  /*----------------------------------------------------------------------- @@ -258,9 +258,9 @@   * PCMCIA config., multi-function pin tri-state   */  #ifndef	CONFIG_CAN_DRIVER -#define CFG_SIUMCR	(SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01 | SIUMCR_FRC) +#define CONFIG_SYS_SIUMCR	(SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01 | SIUMCR_FRC)  #else	/* we must activate GPL5 in the SIUMCR for CAN */ -#define CFG_SIUMCR	(SIUMCR_DBGC11 | SIUMCR_DBPC00 | SIUMCR_MLRC01 | SIUMCR_FRC) +#define CONFIG_SYS_SIUMCR	(SIUMCR_DBGC11 | SIUMCR_DBPC00 | SIUMCR_MLRC01 | SIUMCR_FRC)  #endif	/* CONFIG_CAN_DRIVER */  /*----------------------------------------------------------------------- @@ -268,20 +268,20 @@   *-----------------------------------------------------------------------   * Clear Reference Interrupt Status, Timebase freezing enabled   */ -#define CFG_TBSCR	(TBSCR_REFA | TBSCR_REFB | TBSCR_TBF) +#define CONFIG_SYS_TBSCR	(TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)  /*-----------------------------------------------------------------------   * RTCSC - Real-Time Clock Status and Control Register		11-27   *-----------------------------------------------------------------------   */ -#define CFG_RTCSC	(RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE) +#define CONFIG_SYS_RTCSC	(RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)  /*-----------------------------------------------------------------------   * PISCR - Periodic Interrupt Status and Control		11-31   *-----------------------------------------------------------------------   * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled   */ -#define CFG_PISCR	(PISCR_PS | PISCR_PITF) +#define CONFIG_SYS_PISCR	(PISCR_PS | PISCR_PITF)  /*-----------------------------------------------------------------------   * PLPRCR - PLL, Low-Power, and Reset Control Register		15-30 @@ -294,27 +294,27 @@  #if CONFIG_XIN == 10000000  #if MPC8XX_HZ == 120000000 -#define CFG_PLPRCR	((0 << PLPRCR_MFN_SHIFT) | (0 << PLPRCR_MFD_SHIFT) | \ +#define CONFIG_SYS_PLPRCR	((0 << PLPRCR_MFN_SHIFT) | (0 << PLPRCR_MFD_SHIFT) | \  			 (0 << PLPRCR_S_SHIFT) | (12 << PLPRCR_MFI_SHIFT) | (0 << PLPRCR_PDF_SHIFT) | \  			 PLPRCR_TEXPS)  #elif MPC8XX_HZ == 100000000 -#define CFG_PLPRCR	((0 << PLPRCR_MFN_SHIFT) | (0 << PLPRCR_MFD_SHIFT) | \ +#define CONFIG_SYS_PLPRCR	((0 << PLPRCR_MFN_SHIFT) | (0 << PLPRCR_MFD_SHIFT) | \  			 (0 << PLPRCR_S_SHIFT) | (10 << PLPRCR_MFI_SHIFT) | (0 << PLPRCR_PDF_SHIFT) | \  			 PLPRCR_TEXPS)  #elif MPC8XX_HZ == 50000000 -#define CFG_PLPRCR	((0 << PLPRCR_MFN_SHIFT) | (0 << PLPRCR_MFD_SHIFT) | \ +#define CONFIG_SYS_PLPRCR	((0 << PLPRCR_MFN_SHIFT) | (0 << PLPRCR_MFD_SHIFT) | \  			 (1 << PLPRCR_S_SHIFT) | (8 << PLPRCR_MFI_SHIFT) | (3 << PLPRCR_PDF_SHIFT) | \  			 PLPRCR_TEXPS)  #elif MPC8XX_HZ == 25000000 -#define CFG_PLPRCR	((0 << PLPRCR_MFN_SHIFT) | (0 << PLPRCR_MFD_SHIFT) | \ +#define CONFIG_SYS_PLPRCR	((0 << PLPRCR_MFN_SHIFT) | (0 << PLPRCR_MFD_SHIFT) | \  			 (2 << PLPRCR_S_SHIFT) | (8 << PLPRCR_MFI_SHIFT) | (3 << PLPRCR_PDF_SHIFT) | \  			 PLPRCR_TEXPS)  #elif MPC8XX_HZ == 40000000 -#define CFG_PLPRCR	((0 << PLPRCR_MFN_SHIFT) | (0 << PLPRCR_MFD_SHIFT) | \ +#define CONFIG_SYS_PLPRCR	((0 << PLPRCR_MFN_SHIFT) | (0 << PLPRCR_MFD_SHIFT) | \  			 (1 << PLPRCR_S_SHIFT) | (8 << PLPRCR_MFI_SHIFT) | (4 << PLPRCR_PDF_SHIFT) | \  			 PLPRCR_TEXPS)  #elif MPC8XX_HZ == 75000000 -#define CFG_PLPRCR	((0 << PLPRCR_MFN_SHIFT) | (0 << PLPRCR_MFD_SHIFT) | \ +#define CONFIG_SYS_PLPRCR	((0 << PLPRCR_MFN_SHIFT) | (0 << PLPRCR_MFD_SHIFT) | \  			 (1 << PLPRCR_S_SHIFT) | (15 << PLPRCR_MFI_SHIFT) | (0 << PLPRCR_PDF_SHIFT) | \  			 PLPRCR_TEXPS)  #else @@ -324,19 +324,19 @@  #elif CONFIG_XIN == 50000000  #if MPC8XX_HZ == 120000000 -#define CFG_PLPRCR	((0 << PLPRCR_MFN_SHIFT) | (0 << PLPRCR_MFD_SHIFT) | \ +#define CONFIG_SYS_PLPRCR	((0 << PLPRCR_MFN_SHIFT) | (0 << PLPRCR_MFD_SHIFT) | \  			 (0 << PLPRCR_S_SHIFT) | (12 << PLPRCR_MFI_SHIFT) | (4 << PLPRCR_PDF_SHIFT) | \  			 PLPRCR_TEXPS)  #elif MPC8XX_HZ == 100000000 -#define CFG_PLPRCR	((0 << PLPRCR_MFN_SHIFT) | (0 << PLPRCR_MFD_SHIFT) | \ +#define CONFIG_SYS_PLPRCR	((0 << PLPRCR_MFN_SHIFT) | (0 << PLPRCR_MFD_SHIFT) | \  			 (0 << PLPRCR_S_SHIFT) | (6 << PLPRCR_MFI_SHIFT) | (2 << PLPRCR_PDF_SHIFT) | \  			 PLPRCR_TEXPS)  #elif MPC8XX_HZ ==  80000000 -#define CFG_PLPRCR	((0 << PLPRCR_MFN_SHIFT) | (0 << PLPRCR_MFD_SHIFT) | \ +#define CONFIG_SYS_PLPRCR	((0 << PLPRCR_MFN_SHIFT) | (0 << PLPRCR_MFD_SHIFT) | \  			 (0 << PLPRCR_S_SHIFT) | (8 << PLPRCR_MFI_SHIFT) | (4 << PLPRCR_PDF_SHIFT) | \  			 PLPRCR_TEXPS)  #elif MPC8XX_HZ ==  50000000 -#define CFG_PLPRCR	((0 << PLPRCR_MFN_SHIFT) | (0 << PLPRCR_MFD_SHIFT) | \ +#define CONFIG_SYS_PLPRCR	((0 << PLPRCR_MFN_SHIFT) | (0 << PLPRCR_MFD_SHIFT) | \  			 (1 << PLPRCR_S_SHIFT) | (6 << PLPRCR_MFI_SHIFT) | (2 << PLPRCR_PDF_SHIFT) | \  			 PLPRCR_TEXPS)  #else @@ -361,12 +361,12 @@  #define SCCR_MASK	SCCR_EBDF11  #if MPC8XX_HZ > 66666666 -#define CFG_SCCR	(/* SCCR_TBS	| */ SCCR_CRQEN | \ +#define CONFIG_SYS_SCCR	(/* SCCR_TBS	| */ SCCR_CRQEN | \  			 SCCR_COM00   | SCCR_DFSYNC00 | SCCR_DFBRG00  | \  			 SCCR_DFNL111 | SCCR_DFNH000  | SCCR_DFLCD000 | \  			 SCCR_DFALCD00 | SCCR_EBDF01)  #else -#define CFG_SCCR	(/* SCCR_TBS	| */ SCCR_CRQEN | \ +#define CONFIG_SYS_SCCR	(/* SCCR_TBS	| */ SCCR_CRQEN | \  			 SCCR_COM00   | SCCR_DFSYNC00 | SCCR_DFBRG00  | \  			 SCCR_DFNL111 | SCCR_DFNH000  | SCCR_DFLCD000 | \  			 SCCR_DFALCD00) @@ -377,8 +377,8 @@   *-----------------------------------------------------------------------   *   */ -/*#define	CFG_DER	0x2002000F*/ -#define CFG_DER	0 +/*#define	CONFIG_SYS_DER	0x2002000F*/ +#define CONFIG_SYS_DER	0  /*   * Init Memory Controller: @@ -392,15 +392,15 @@   * restrict access enough to keep SRAM working (if any)   * but not too much to meddle with FLASH accesses   */ -#define CFG_REMAP_OR_AM		0x80000000	/* OR addr mask */ -#define CFG_PRELIM_OR_AM	0xE0000000	/* OR addr mask */ +#define CONFIG_SYS_REMAP_OR_AM		0x80000000	/* OR addr mask */ +#define CONFIG_SYS_PRELIM_OR_AM	0xE0000000	/* OR addr mask */  /* FLASH timing: ACS = 11, TRLX = 0, CSNT = 1, SCY = 5, EHTR = 1	*/ -#define CFG_OR_TIMING_FLASH	(OR_CSNT_SAM  | OR_BI | OR_SCY_5_CLK | OR_TRLX) +#define CONFIG_SYS_OR_TIMING_FLASH	(OR_CSNT_SAM  | OR_BI | OR_SCY_5_CLK | OR_TRLX) -#define CFG_OR0_REMAP	(CFG_REMAP_OR_AM  | CFG_OR_TIMING_FLASH) -#define CFG_OR0_PRELIM	(CFG_PRELIM_OR_AM | CFG_OR_TIMING_FLASH) -#define CFG_BR0_PRELIM	((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_PS_8 | BR_V ) +#define CONFIG_SYS_OR0_REMAP	(CONFIG_SYS_REMAP_OR_AM  | CONFIG_SYS_OR_TIMING_FLASH) +#define CONFIG_SYS_OR0_PRELIM	(CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH) +#define CONFIG_SYS_BR0_PRELIM	((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_PS_8 | BR_V )  /*   * BR3 and OR3 (SDRAM) @@ -410,10 +410,10 @@  #define	SDRAM_MAX_SIZE		(256 << 20)	/* max 256MB per bank	*/  /* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care)	*/ -#define CFG_OR_TIMING_SDRAM	(OR_CSNT_SAM | OR_G5LS) +#define CONFIG_SYS_OR_TIMING_SDRAM	(OR_CSNT_SAM | OR_G5LS) -#define CFG_OR3_PRELIM	((0xFFFFFFFFLU & ~(SDRAM_MAX_SIZE - 1)) | CFG_OR_TIMING_SDRAM) -#define CFG_BR3_PRELIM	((SDRAM_BASE3_PRELIM & BR_BA_MSK) | BR_MS_UPMB | BR_PS_32 | BR_V) +#define CONFIG_SYS_OR3_PRELIM	((0xFFFFFFFFLU & ~(SDRAM_MAX_SIZE - 1)) | CONFIG_SYS_OR_TIMING_SDRAM) +#define CONFIG_SYS_BR3_PRELIM	((SDRAM_BASE3_PRELIM & BR_BA_MSK) | BR_MS_UPMB | BR_PS_32 | BR_V)  /*   * Memory Periodic Timer Prescaler @@ -447,13 +447,13 @@   */  #if   MPC8XX_HZ == 120000000 -#define CFG_MAMR_PTA		 234 +#define CONFIG_SYS_MAMR_PTA		 234  #elif MPC8XX_HZ == 100000000 -#define CFG_MAMR_PTA		 195 +#define CONFIG_SYS_MAMR_PTA		 195  #elif MPC8XX_HZ ==  80000000 -#define CFG_MAMR_PTA		 156 +#define CONFIG_SYS_MAMR_PTA		 156  #elif MPC8XX_HZ ==  50000000 -#define CFG_MAMR_PTA		  98 +#define CONFIG_SYS_MAMR_PTA		  98  #else  #error Unknown frequency  #endif @@ -464,27 +464,27 @@   * (= 64 ms / 2K = 125 / quad bursts).   * For a simpler initialization, 15.6 us is used instead.   * - * #define CFG_MPTPR_2BK_2K	MPTPR_PTP_DIV32		for 2 banks - * #define CFG_MPTPR_1BK_2K	MPTPR_PTP_DIV64		for 1 bank + * #define CONFIG_SYS_MPTPR_2BK_2K	MPTPR_PTP_DIV32		for 2 banks + * #define CONFIG_SYS_MPTPR_1BK_2K	MPTPR_PTP_DIV64		for 1 bank   */ -#define CFG_MPTPR_2BK_4K	MPTPR_PTP_DIV16		/* setting for 2 banks	*/ -#define CFG_MPTPR_1BK_4K	MPTPR_PTP_DIV32		/* setting for 1 bank	*/ +#define CONFIG_SYS_MPTPR_2BK_4K	MPTPR_PTP_DIV16		/* setting for 2 banks	*/ +#define CONFIG_SYS_MPTPR_1BK_4K	MPTPR_PTP_DIV32		/* setting for 1 bank	*/  /* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit		*/ -#define CFG_MPTPR_2BK_8K	MPTPR_PTP_DIV8		/* setting for 2 banks	*/ -#define CFG_MPTPR_1BK_8K	MPTPR_PTP_DIV16		/* setting for 1 bank	*/ +#define CONFIG_SYS_MPTPR_2BK_8K	MPTPR_PTP_DIV8		/* setting for 2 banks	*/ +#define CONFIG_SYS_MPTPR_1BK_8K	MPTPR_PTP_DIV16		/* setting for 1 bank	*/  /*   * MAMR settings for SDRAM   */  /* 8 column SDRAM */ -#define CFG_MAMR_8COL	((CFG_MAMR_PTA << MAMR_PTA_SHIFT)  | MAMR_PTAE	    |	\ +#define CONFIG_SYS_MAMR_8COL	((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT)  | MAMR_PTAE	    |	\  			 MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 |	\  			 MAMR_RLFA_1X	 | MAMR_WLFA_1X	   | MAMR_TLFA_4X)  /* 9 column SDRAM */ -#define CFG_MAMR_9COL	((CFG_MAMR_PTA << MAMR_PTA_SHIFT)  | MAMR_PTAE	    |	\ +#define CONFIG_SYS_MAMR_9COL	((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT)  | MAMR_PTAE	    |	\  			 MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 |	\  			 MAMR_RLFA_1X	 | MAMR_WLFA_1X	   | MAMR_TLFA_4X) @@ -620,11 +620,11 @@  /* NAND */  #define CONFIG_NAND_LEGACY -#define CFG_NAND_BASE			NAND_BASE +#define CONFIG_SYS_NAND_BASE			NAND_BASE  #define CONFIG_MTD_NAND_VERIFY_WRITE  #define CONFIG_MTD_NAND_UNSAFE -#define CFG_MAX_NAND_DEVICE		1 +#define CONFIG_SYS_MAX_NAND_DEVICE		1  /* #define NAND_NO_RB */  #define SECTORSIZE		512 @@ -638,38 +638,38 @@  /* ALE = PD3, CLE = PD4, CE = PD5, F_RY_BY = PC13 */  #define NAND_DISABLE_CE(nand) \  	do { \ -		(((volatile immap_t *)CFG_IMMR)->im_ioport.iop_pddat) |=  (1 << (15 - 5)); \ +		(((volatile immap_t *)CONFIG_SYS_IMMR)->im_ioport.iop_pddat) |=  (1 << (15 - 5)); \  	} while(0)  #define NAND_ENABLE_CE(nand) \  	do { \ -		(((volatile immap_t *)CFG_IMMR)->im_ioport.iop_pddat) &= ~(1 << (15 - 5)); \ +		(((volatile immap_t *)CONFIG_SYS_IMMR)->im_ioport.iop_pddat) &= ~(1 << (15 - 5)); \  	} while(0)  #define NAND_CTL_CLRALE(nandptr) \  	do { \ -		(((volatile immap_t *)CFG_IMMR)->im_ioport.iop_pddat) &= ~(1 << (15 - 3)); \ +		(((volatile immap_t *)CONFIG_SYS_IMMR)->im_ioport.iop_pddat) &= ~(1 << (15 - 3)); \  	} while(0)  #define NAND_CTL_SETALE(nandptr) \  	do { \ -		(((volatile immap_t *)CFG_IMMR)->im_ioport.iop_pddat) |=  (1 << (15 - 3)); \ +		(((volatile immap_t *)CONFIG_SYS_IMMR)->im_ioport.iop_pddat) |=  (1 << (15 - 3)); \  	} while(0)  #define NAND_CTL_CLRCLE(nandptr) \  	do { \ -		(((volatile immap_t *)CFG_IMMR)->im_ioport.iop_pddat) &= ~(1 << (15 - 4)); \ +		(((volatile immap_t *)CONFIG_SYS_IMMR)->im_ioport.iop_pddat) &= ~(1 << (15 - 4)); \  	} while(0)  #define NAND_CTL_SETCLE(nandptr) \  	do { \ -		(((volatile immap_t *)CFG_IMMR)->im_ioport.iop_pddat) |=  (1 << (15 - 4)); \ +		(((volatile immap_t *)CONFIG_SYS_IMMR)->im_ioport.iop_pddat) |=  (1 << (15 - 4)); \  	} while(0)  #ifndef NAND_NO_RB  #define NAND_WAIT_READY(nand) \  	do { \ -		while ((((volatile immap_t *)CFG_IMMR)->im_ioport.iop_pcdat & (1 << (15 - 13))) == 0) { \ +		while ((((volatile immap_t *)CONFIG_SYS_IMMR)->im_ioport.iop_pcdat & (1 << (15 - 13))) == 0) { \  			WATCHDOG_RESET(); \  		} \  	} while (0) @@ -718,8 +718,8 @@  /*****************************************************************************/ -#define CFG_DIRECT_FLASH_TFTP -#define CFG_DIRECT_NAND_TFTP +#define CONFIG_SYS_DIRECT_FLASH_TFTP +#define CONFIG_SYS_DIRECT_NAND_TFTP  /*****************************************************************************/ @@ -729,14 +729,14 @@   *-----------------------------------------------------------------------   */ -#define CFG_PCMCIA_MEM_ADDR	(0xE0000000) -#define CFG_PCMCIA_MEM_SIZE	( 64 << 20 ) -#define CFG_PCMCIA_DMA_ADDR	(0xE4000000) -#define CFG_PCMCIA_DMA_SIZE	( 64 << 20 ) -#define CFG_PCMCIA_ATTRB_ADDR	(0xE8000000) -#define CFG_PCMCIA_ATTRB_SIZE	( 64 << 20 ) -#define CFG_PCMCIA_IO_ADDR	(0xEC000000) -#define CFG_PCMCIA_IO_SIZE	( 64 << 20 ) +#define CONFIG_SYS_PCMCIA_MEM_ADDR	(0xE0000000) +#define CONFIG_SYS_PCMCIA_MEM_SIZE	( 64 << 20 ) +#define CONFIG_SYS_PCMCIA_DMA_ADDR	(0xE4000000) +#define CONFIG_SYS_PCMCIA_DMA_SIZE	( 64 << 20 ) +#define CONFIG_SYS_PCMCIA_ATTRB_ADDR	(0xE8000000) +#define CONFIG_SYS_PCMCIA_ATTRB_SIZE	( 64 << 20 ) +#define CONFIG_SYS_PCMCIA_IO_ADDR	(0xEC000000) +#define CONFIG_SYS_PCMCIA_IO_SIZE	( 64 << 20 )  /*-----------------------------------------------------------------------   * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter) @@ -749,21 +749,21 @@  #undef	CONFIG_IDE_LED			/* LED   for ide not supported	*/  #undef	CONFIG_IDE_RESET		/* reset for ide not supported	*/ -#define CFG_IDE_MAXBUS		1	/* max. 1 IDE bus		*/ -#define CFG_IDE_MAXDEVICE	1	/* max. 1 drive per IDE bus	*/ +#define CONFIG_SYS_IDE_MAXBUS		1	/* max. 1 IDE bus		*/ +#define CONFIG_SYS_IDE_MAXDEVICE	1	/* max. 1 drive per IDE bus	*/ -#define CFG_ATA_IDE0_OFFSET	0x0000 +#define CONFIG_SYS_ATA_IDE0_OFFSET	0x0000 -#define CFG_ATA_BASE_ADDR	CFG_PCMCIA_MEM_ADDR +#define CONFIG_SYS_ATA_BASE_ADDR	CONFIG_SYS_PCMCIA_MEM_ADDR  /* Offset for data I/O			*/ -#define CFG_ATA_DATA_OFFSET	(CFG_PCMCIA_MEM_SIZE + 0x320) +#define CONFIG_SYS_ATA_DATA_OFFSET	(CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)  /* Offset for normal register accesses	*/ -#define CFG_ATA_REG_OFFSET	(2 * CFG_PCMCIA_MEM_SIZE + 0x320) +#define CONFIG_SYS_ATA_REG_OFFSET	(2 * CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)  /* Offset for alternate registers	*/ -#define CFG_ATA_ALT_OFFSET	0x0100 +#define CONFIG_SYS_ATA_ALT_OFFSET	0x0100  #define CONFIG_MAC_PARTITION  #define CONFIG_DOS_PARTITION |