diff options
Diffstat (limited to 'board/tqc')
| -rw-r--r-- | board/tqc/tqm5200/cam5200_flash.c | 176 | ||||
| -rw-r--r-- | board/tqc/tqm5200/cmd_stk52xx.c | 12 | ||||
| -rw-r--r-- | board/tqc/tqm5200/tqm5200.c | 58 | ||||
| -rw-r--r-- | board/tqc/tqm8260/config.mk | 2 | ||||
| -rw-r--r-- | board/tqc/tqm8260/flash.c | 16 | ||||
| -rw-r--r-- | board/tqc/tqm8260/tqm8260.c | 46 | ||||
| -rw-r--r-- | board/tqc/tqm8272/config.mk | 2 | ||||
| -rw-r--r-- | board/tqc/tqm8272/nand.c | 20 | ||||
| -rw-r--r-- | board/tqc/tqm8272/tqm8272.c | 66 | ||||
| -rw-r--r-- | board/tqc/tqm834x/pci.c | 34 | ||||
| -rw-r--r-- | board/tqc/tqm834x/tqm834x.c | 22 | ||||
| -rw-r--r-- | board/tqc/tqm85xx/law.c | 16 | ||||
| -rw-r--r-- | board/tqc/tqm85xx/nand.c | 14 | ||||
| -rw-r--r-- | board/tqc/tqm85xx/sdram.c | 12 | ||||
| -rw-r--r-- | board/tqc/tqm85xx/tlb.c | 82 | ||||
| -rw-r--r-- | board/tqc/tqm85xx/tqm85xx.c | 92 | ||||
| -rw-r--r-- | board/tqc/tqm8xx/load_sernum_ethaddr.c | 10 | ||||
| -rw-r--r-- | board/tqc/tqm8xx/tqm8xx.c | 82 | 
18 files changed, 381 insertions, 381 deletions
| diff --git a/board/tqc/tqm5200/cam5200_flash.c b/board/tqc/tqm5200/cam5200_flash.c index 4fc4dc6c4..124b47d22 100644 --- a/board/tqc/tqm5200/cam5200_flash.c +++ b/board/tqc/tqm5200/cam5200_flash.c @@ -35,7 +35,7 @@  #define swap16(x) __swab16(x) -flash_info_t flash_info[CFG_MAX_FLASH_BANKS];	/* info for FLASH chips */ +flash_info_t flash_info[CONFIG_SYS_MAX_FLASH_BANKS];	/* info for FLASH chips */  /*   * CAM5200 is a TQM5200B based board. Additionally it also features @@ -51,15 +51,15 @@ flash_info_t flash_info[CFG_MAX_FLASH_BANKS];	/* info for FLASH chips */   * 16 bit flash bank and two sets of routines *_32 and *_16 to handle   * specifics of both flashes.   */ -static unsigned long flash_addr_table[][CFG_MAX_FLASH_BANKS] = { -	{CFG_BOOTCS_START, CFG_CS5_START | 1} +static unsigned long flash_addr_table[][CONFIG_SYS_MAX_FLASH_BANKS] = { +	{CONFIG_SYS_BOOTCS_START, CONFIG_SYS_CS5_START | 1}  };  /*-----------------------------------------------------------------------   * Functions   */  static int write_word(flash_info_t * info, ulong dest, ulong data); -#ifdef CFG_FLASH_2ND_16BIT_DEV +#ifdef CONFIG_SYS_FLASH_2ND_16BIT_DEV  static int write_word_32(flash_info_t * info, ulong dest, ulong data);  static int write_word_16(flash_info_t * info, ulong dest, ulong data);  static int flash_erase_32(flash_info_t * info, int s_first, int s_last); @@ -145,7 +145,7 @@ void flash_print_info(flash_info_t * info)  /*   * The following code cannot be run from FLASH!   */ -#ifdef CFG_FLASH_2ND_16BIT_DEV +#ifdef CONFIG_SYS_FLASH_2ND_16BIT_DEV  static ulong flash_get_size(vu_long * addr, flash_info_t * info)  { @@ -164,23 +164,23 @@ static ulong flash_get_size(vu_long * addr, flash_info_t * info)  #endif  {  	short i; -	CFG_FLASH_WORD_SIZE value; +	CONFIG_SYS_FLASH_WORD_SIZE value;  	ulong base = (ulong) addr; -	volatile CFG_FLASH_WORD_SIZE *addr2 = (CFG_FLASH_WORD_SIZE *) addr; +	volatile CONFIG_SYS_FLASH_WORD_SIZE *addr2 = (CONFIG_SYS_FLASH_WORD_SIZE *) addr;  	DEBUGF("get_size32: FLASH ADDR: %08x\n", (unsigned)addr);  	/* Write auto select command: read Manufacturer ID */ -	addr2[CFG_FLASH_ADDR0] = (CFG_FLASH_WORD_SIZE) 0x00AA00AA; -	addr2[CFG_FLASH_ADDR1] = (CFG_FLASH_WORD_SIZE) 0x00550055; -	addr2[CFG_FLASH_ADDR0] = (CFG_FLASH_WORD_SIZE) 0x00900090; +	addr2[CONFIG_SYS_FLASH_ADDR0] = (CONFIG_SYS_FLASH_WORD_SIZE) 0x00AA00AA; +	addr2[CONFIG_SYS_FLASH_ADDR1] = (CONFIG_SYS_FLASH_WORD_SIZE) 0x00550055; +	addr2[CONFIG_SYS_FLASH_ADDR0] = (CONFIG_SYS_FLASH_WORD_SIZE) 0x00900090;  	udelay(1000);  	value = addr2[0];  	DEBUGF("FLASH MANUFACT: %x\n", value);  	switch (value) { -		case (CFG_FLASH_WORD_SIZE) AMD_MANUFACT: +		case (CONFIG_SYS_FLASH_WORD_SIZE) AMD_MANUFACT:  			info->flash_id = FLASH_MAN_AMD;  			break;  		default: @@ -228,13 +228,13 @@ static ulong flash_get_size(vu_long * addr, flash_info_t * info)  	for (i = 0; i < info->sector_count; i++) {  		/* read sector protection at sector address, (A7 .. A0) = 0x02 */  		/* D0 = 1 if protected */ -		addr2 = (volatile CFG_FLASH_WORD_SIZE *)(info->start[i]); +		addr2 = (volatile CONFIG_SYS_FLASH_WORD_SIZE *)(info->start[i]);  		info->protect[i] = addr2[2] & 1;  	}  	/* issue bank reset to return to read mode */ -	addr2[0] = (CFG_FLASH_WORD_SIZE) 0x00F000F0; +	addr2[0] = (CONFIG_SYS_FLASH_WORD_SIZE) 0x00F000F0;  	return (info->size);  } @@ -242,14 +242,14 @@ static ulong flash_get_size(vu_long * addr, flash_info_t * info)  static int wait_for_DQ7_32(flash_info_t * info, int sect)  {  	ulong start, now, last; -	volatile CFG_FLASH_WORD_SIZE *addr = -		(CFG_FLASH_WORD_SIZE *) (info->start[sect]); +	volatile CONFIG_SYS_FLASH_WORD_SIZE *addr = +		(CONFIG_SYS_FLASH_WORD_SIZE *) (info->start[sect]);  	start = get_timer(0);  	last = start; -	while ((addr[0] & (CFG_FLASH_WORD_SIZE) 0x00800080) != -			(CFG_FLASH_WORD_SIZE) 0x00800080) { -		if ((now = get_timer(start)) > CFG_FLASH_ERASE_TOUT) { +	while ((addr[0] & (CONFIG_SYS_FLASH_WORD_SIZE) 0x00800080) != +			(CONFIG_SYS_FLASH_WORD_SIZE) 0x00800080) { +		if ((now = get_timer(start)) > CONFIG_SYS_FLASH_ERASE_TOUT) {  			printf("Timeout\n");  			return -1;  		} @@ -262,7 +262,7 @@ static int wait_for_DQ7_32(flash_info_t * info, int sect)  	return 0;  } -#ifdef CFG_FLASH_2ND_16BIT_DEV +#ifdef CONFIG_SYS_FLASH_2ND_16BIT_DEV  int flash_erase(flash_info_t * info, int s_first, int s_last)  {  	if ((info->flash_id & FLASH_TYPEMASK) == FLASH_AM320B) { @@ -277,8 +277,8 @@ static int flash_erase_32(flash_info_t * info, int s_first, int s_last)  int flash_erase(flash_info_t * info, int s_first, int s_last)  #endif  { -	volatile CFG_FLASH_WORD_SIZE *addr = (CFG_FLASH_WORD_SIZE *) (info->start[0]); -	volatile CFG_FLASH_WORD_SIZE *addr2; +	volatile CONFIG_SYS_FLASH_WORD_SIZE *addr = (CONFIG_SYS_FLASH_WORD_SIZE *) (info->start[0]); +	volatile CONFIG_SYS_FLASH_WORD_SIZE *addr2;  	int flag, prot, sect, l_sect;  	if ((s_first < 0) || (s_first > s_last)) { @@ -313,14 +313,14 @@ int flash_erase(flash_info_t * info, int s_first, int s_last)  	/* Start erase on unprotected sectors */  	for (sect = s_first; sect <= s_last; sect++) {  		if (info->protect[sect] == 0) {	/* not protected */ -			addr2 = (CFG_FLASH_WORD_SIZE *) (info->start[sect]); +			addr2 = (CONFIG_SYS_FLASH_WORD_SIZE *) (info->start[sect]); -			addr[CFG_FLASH_ADDR0] = (CFG_FLASH_WORD_SIZE) 0x00AA00AA; -			addr[CFG_FLASH_ADDR1] = (CFG_FLASH_WORD_SIZE) 0x00550055; -			addr[CFG_FLASH_ADDR0] = (CFG_FLASH_WORD_SIZE) 0x00800080; -			addr[CFG_FLASH_ADDR0] = (CFG_FLASH_WORD_SIZE) 0x00AA00AA; -			addr[CFG_FLASH_ADDR1] = (CFG_FLASH_WORD_SIZE) 0x00550055; -			addr2[0] = (CFG_FLASH_WORD_SIZE) 0x00300030;	/* sector erase */ +			addr[CONFIG_SYS_FLASH_ADDR0] = (CONFIG_SYS_FLASH_WORD_SIZE) 0x00AA00AA; +			addr[CONFIG_SYS_FLASH_ADDR1] = (CONFIG_SYS_FLASH_WORD_SIZE) 0x00550055; +			addr[CONFIG_SYS_FLASH_ADDR0] = (CONFIG_SYS_FLASH_WORD_SIZE) 0x00800080; +			addr[CONFIG_SYS_FLASH_ADDR0] = (CONFIG_SYS_FLASH_WORD_SIZE) 0x00AA00AA; +			addr[CONFIG_SYS_FLASH_ADDR1] = (CONFIG_SYS_FLASH_WORD_SIZE) 0x00550055; +			addr2[0] = (CONFIG_SYS_FLASH_WORD_SIZE) 0x00300030;	/* sector erase */  			l_sect = sect;  			/* @@ -342,8 +342,8 @@ int flash_erase(flash_info_t * info, int s_first, int s_last)  	udelay(1000);  	/* reset to read mode */ -	addr = (CFG_FLASH_WORD_SIZE *) info->start[0]; -	addr[0] = (CFG_FLASH_WORD_SIZE) 0x00F000F0;	/* reset bank */ +	addr = (CONFIG_SYS_FLASH_WORD_SIZE *) info->start[0]; +	addr[0] = (CONFIG_SYS_FLASH_WORD_SIZE) 0x00F000F0;	/* reset bank */  	printf(" done\n");  	return 0; @@ -423,7 +423,7 @@ int write_buff(flash_info_t * info, uchar * src, ulong addr, ulong cnt)   * 1 - write timeout   * 2 - Flash not erased   */ -#ifdef CFG_FLASH_2ND_16BIT_DEV +#ifdef CONFIG_SYS_FLASH_2ND_16BIT_DEV  static int write_word(flash_info_t * info, ulong dest, ulong data)  {  	if ((info->flash_id & FLASH_TYPEMASK) == FLASH_AM320B) { @@ -438,9 +438,9 @@ static int write_word_32(flash_info_t * info, ulong dest, ulong data)  static int write_word(flash_info_t * info, ulong dest, ulong data)  #endif  { -	volatile CFG_FLASH_WORD_SIZE *addr2 = (CFG_FLASH_WORD_SIZE *) (info->start[0]); -	volatile CFG_FLASH_WORD_SIZE *dest2 = (CFG_FLASH_WORD_SIZE *) dest; -	volatile CFG_FLASH_WORD_SIZE *data2 = (CFG_FLASH_WORD_SIZE *) & data; +	volatile CONFIG_SYS_FLASH_WORD_SIZE *addr2 = (CONFIG_SYS_FLASH_WORD_SIZE *) (info->start[0]); +	volatile CONFIG_SYS_FLASH_WORD_SIZE *dest2 = (CONFIG_SYS_FLASH_WORD_SIZE *) dest; +	volatile CONFIG_SYS_FLASH_WORD_SIZE *data2 = (CONFIG_SYS_FLASH_WORD_SIZE *) & data;  	ulong start;  	int i, flag; @@ -448,13 +448,13 @@ static int write_word(flash_info_t * info, ulong dest, ulong data)  	if ((*((vu_long *)dest) & data) != data)  		return (2); -	for (i = 0; i < 4 / sizeof(CFG_FLASH_WORD_SIZE); i++) { +	for (i = 0; i < 4 / sizeof(CONFIG_SYS_FLASH_WORD_SIZE); i++) {  		/* Disable interrupts which might cause a timeout here */  		flag = disable_interrupts(); -		addr2[CFG_FLASH_ADDR0] = (CFG_FLASH_WORD_SIZE) 0x00AA00AA; -		addr2[CFG_FLASH_ADDR1] = (CFG_FLASH_WORD_SIZE) 0x00550055; -		addr2[CFG_FLASH_ADDR0] = (CFG_FLASH_WORD_SIZE) 0x00A000A0; +		addr2[CONFIG_SYS_FLASH_ADDR0] = (CONFIG_SYS_FLASH_WORD_SIZE) 0x00AA00AA; +		addr2[CONFIG_SYS_FLASH_ADDR1] = (CONFIG_SYS_FLASH_WORD_SIZE) 0x00550055; +		addr2[CONFIG_SYS_FLASH_ADDR0] = (CONFIG_SYS_FLASH_WORD_SIZE) 0x00A000A0;  		dest2[i] = data2[i]; @@ -464,10 +464,10 @@ static int write_word(flash_info_t * info, ulong dest, ulong data)  		/* data polling for D7 */  		start = get_timer(0); -		while ((dest2[i] & (CFG_FLASH_WORD_SIZE) 0x00800080) != -				(data2[i] & (CFG_FLASH_WORD_SIZE) 0x00800080)) { +		while ((dest2[i] & (CONFIG_SYS_FLASH_WORD_SIZE) 0x00800080) != +				(data2[i] & (CONFIG_SYS_FLASH_WORD_SIZE) 0x00800080)) { -			if (get_timer(start) > CFG_FLASH_WRITE_TOUT) +			if (get_timer(start) > CONFIG_SYS_FLASH_WRITE_TOUT)  				return (1);  		}  	} @@ -475,10 +475,10 @@ static int write_word(flash_info_t * info, ulong dest, ulong data)  	return (0);  } -#ifdef CFG_FLASH_2ND_16BIT_DEV +#ifdef CONFIG_SYS_FLASH_2ND_16BIT_DEV -#undef  CFG_FLASH_WORD_SIZE -#define CFG_FLASH_WORD_SIZE unsigned short +#undef  CONFIG_SYS_FLASH_WORD_SIZE +#define CONFIG_SYS_FLASH_WORD_SIZE unsigned short  /*   * The following code cannot be run from FLASH! @@ -486,29 +486,29 @@ static int write_word(flash_info_t * info, ulong dest, ulong data)  static ulong flash_get_size_16(vu_long * addr, flash_info_t * info)  {  	short i; -	CFG_FLASH_WORD_SIZE value; +	CONFIG_SYS_FLASH_WORD_SIZE value;  	ulong base = (ulong) addr; -	volatile CFG_FLASH_WORD_SIZE *addr2 = (CFG_FLASH_WORD_SIZE *) addr; +	volatile CONFIG_SYS_FLASH_WORD_SIZE *addr2 = (CONFIG_SYS_FLASH_WORD_SIZE *) addr;  	DEBUGF("get_size16: FLASH ADDR: %08x\n", (unsigned)addr);  	/* issue bank reset to return to read mode */ -	addr2[0] = (CFG_FLASH_WORD_SIZE) 0xF000F000; +	addr2[0] = (CONFIG_SYS_FLASH_WORD_SIZE) 0xF000F000;  	/* Write auto select command: read Manufacturer ID */ -	addr2[CFG_FLASH_ADDR0] = (CFG_FLASH_WORD_SIZE) 0xAA00AA00; -	addr2[CFG_FLASH_ADDR1] = (CFG_FLASH_WORD_SIZE) 0x55005500; -	addr2[CFG_FLASH_ADDR0] = (CFG_FLASH_WORD_SIZE) 0x90009000; +	addr2[CONFIG_SYS_FLASH_ADDR0] = (CONFIG_SYS_FLASH_WORD_SIZE) 0xAA00AA00; +	addr2[CONFIG_SYS_FLASH_ADDR1] = (CONFIG_SYS_FLASH_WORD_SIZE) 0x55005500; +	addr2[CONFIG_SYS_FLASH_ADDR0] = (CONFIG_SYS_FLASH_WORD_SIZE) 0x90009000;  	udelay(1000);  	value = swap16(addr2[0]);  	DEBUGF("FLASH MANUFACT: %x\n", value);  	switch (value) { -		case (CFG_FLASH_WORD_SIZE) AMD_MANUFACT: +		case (CONFIG_SYS_FLASH_WORD_SIZE) AMD_MANUFACT:  			info->flash_id = FLASH_MAN_AMD;  			break; -		case (CFG_FLASH_WORD_SIZE) FUJ_MANUFACT: +		case (CONFIG_SYS_FLASH_WORD_SIZE) FUJ_MANUFACT:  			info->flash_id = FLASH_MAN_FUJ;  			break;  		default: @@ -522,12 +522,12 @@ static ulong flash_get_size_16(vu_long * addr, flash_info_t * info)  	DEBUGF("\nFLASH DEVICEID: %x\n", value);  	switch (value) { -		case (CFG_FLASH_WORD_SIZE)AMD_ID_LV320B: +		case (CONFIG_SYS_FLASH_WORD_SIZE)AMD_ID_LV320B:  			info->flash_id += FLASH_AM320B;  			info->sector_count = 71;  			info->size = 0x00400000;  			break;	/* => 4 MB	*/ -		case (CFG_FLASH_WORD_SIZE)AMD_ID_LV320T: +		case (CONFIG_SYS_FLASH_WORD_SIZE)AMD_ID_LV320T:  			info->flash_id += FLASH_AM320T;  			info->sector_count = 71;  			info->size = 0x00400000; @@ -569,13 +569,13 @@ static ulong flash_get_size_16(vu_long * addr, flash_info_t * info)  	for (i = 0; i < info->sector_count; i++) {  		/* read sector protection at sector address, (A7 .. A0) = 0x02 */  		/* D0 = 1 if protected */ -		addr2 = (volatile CFG_FLASH_WORD_SIZE *)(info->start[i]); +		addr2 = (volatile CONFIG_SYS_FLASH_WORD_SIZE *)(info->start[i]);  		info->protect[i] = addr2[2] & 1;  	}  	/* issue bank reset to return to read mode */ -	addr2[0] = (CFG_FLASH_WORD_SIZE) 0xF000F000; +	addr2[0] = (CONFIG_SYS_FLASH_WORD_SIZE) 0xF000F000;  	return (info->size);  } @@ -583,14 +583,14 @@ static ulong flash_get_size_16(vu_long * addr, flash_info_t * info)  static int wait_for_DQ7_16(flash_info_t * info, int sect)  {  	ulong start, now, last; -	volatile CFG_FLASH_WORD_SIZE *addr = -		(CFG_FLASH_WORD_SIZE *) (info->start[sect]); +	volatile CONFIG_SYS_FLASH_WORD_SIZE *addr = +		(CONFIG_SYS_FLASH_WORD_SIZE *) (info->start[sect]);  	start = get_timer(0);  	last = start; -	while ((addr[0] & (CFG_FLASH_WORD_SIZE) 0x80008000) != -			(CFG_FLASH_WORD_SIZE) 0x80008000) { -		if ((now = get_timer(start)) > CFG_FLASH_ERASE_TOUT) { +	while ((addr[0] & (CONFIG_SYS_FLASH_WORD_SIZE) 0x80008000) != +			(CONFIG_SYS_FLASH_WORD_SIZE) 0x80008000) { +		if ((now = get_timer(start)) > CONFIG_SYS_FLASH_ERASE_TOUT) {  			printf("Timeout\n");  			return -1;  		} @@ -605,8 +605,8 @@ static int wait_for_DQ7_16(flash_info_t * info, int sect)  static int flash_erase_16(flash_info_t * info, int s_first, int s_last)  { -	volatile CFG_FLASH_WORD_SIZE *addr = (CFG_FLASH_WORD_SIZE *) (info->start[0]); -	volatile CFG_FLASH_WORD_SIZE *addr2; +	volatile CONFIG_SYS_FLASH_WORD_SIZE *addr = (CONFIG_SYS_FLASH_WORD_SIZE *) (info->start[0]); +	volatile CONFIG_SYS_FLASH_WORD_SIZE *addr2;  	int flag, prot, sect, l_sect;  	if ((s_first < 0) || (s_first > s_last)) { @@ -641,14 +641,14 @@ static int flash_erase_16(flash_info_t * info, int s_first, int s_last)  	/* Start erase on unprotected sectors */  	for (sect = s_first; sect <= s_last; sect++) {  		if (info->protect[sect] == 0) {	/* not protected */ -			addr2 = (CFG_FLASH_WORD_SIZE *) (info->start[sect]); +			addr2 = (CONFIG_SYS_FLASH_WORD_SIZE *) (info->start[sect]); -			addr[CFG_FLASH_ADDR0] = (CFG_FLASH_WORD_SIZE) 0xAA00AA00; -			addr[CFG_FLASH_ADDR1] = (CFG_FLASH_WORD_SIZE) 0x55005500; -			addr[CFG_FLASH_ADDR0] = (CFG_FLASH_WORD_SIZE) 0x80008000; -			addr[CFG_FLASH_ADDR0] = (CFG_FLASH_WORD_SIZE) 0xAA00AA00; -			addr[CFG_FLASH_ADDR1] = (CFG_FLASH_WORD_SIZE) 0x55005500; -			addr2[0] = (CFG_FLASH_WORD_SIZE) 0x30003000;	/* sector erase */ +			addr[CONFIG_SYS_FLASH_ADDR0] = (CONFIG_SYS_FLASH_WORD_SIZE) 0xAA00AA00; +			addr[CONFIG_SYS_FLASH_ADDR1] = (CONFIG_SYS_FLASH_WORD_SIZE) 0x55005500; +			addr[CONFIG_SYS_FLASH_ADDR0] = (CONFIG_SYS_FLASH_WORD_SIZE) 0x80008000; +			addr[CONFIG_SYS_FLASH_ADDR0] = (CONFIG_SYS_FLASH_WORD_SIZE) 0xAA00AA00; +			addr[CONFIG_SYS_FLASH_ADDR1] = (CONFIG_SYS_FLASH_WORD_SIZE) 0x55005500; +			addr2[0] = (CONFIG_SYS_FLASH_WORD_SIZE) 0x30003000;	/* sector erase */  			l_sect = sect;  			/* @@ -670,8 +670,8 @@ static int flash_erase_16(flash_info_t * info, int s_first, int s_last)  	udelay(1000);  	/* reset to read mode */ -	addr = (CFG_FLASH_WORD_SIZE *) info->start[0]; -	addr[0] = (CFG_FLASH_WORD_SIZE) 0xF000F000;	/* reset bank */ +	addr = (CONFIG_SYS_FLASH_WORD_SIZE *) info->start[0]; +	addr[0] = (CONFIG_SYS_FLASH_WORD_SIZE) 0xF000F000;	/* reset bank */  	printf(" done\n");  	return 0; @@ -679,27 +679,27 @@ static int flash_erase_16(flash_info_t * info, int s_first, int s_last)  static int write_word_16(flash_info_t * info, ulong dest, ulong data)  { -	volatile CFG_FLASH_WORD_SIZE *addr2 = (CFG_FLASH_WORD_SIZE *) (info->start[0]); -	volatile CFG_FLASH_WORD_SIZE *dest2 = (CFG_FLASH_WORD_SIZE *) dest; -	volatile CFG_FLASH_WORD_SIZE *data2 = (CFG_FLASH_WORD_SIZE *) & data; +	volatile CONFIG_SYS_FLASH_WORD_SIZE *addr2 = (CONFIG_SYS_FLASH_WORD_SIZE *) (info->start[0]); +	volatile CONFIG_SYS_FLASH_WORD_SIZE *dest2 = (CONFIG_SYS_FLASH_WORD_SIZE *) dest; +	volatile CONFIG_SYS_FLASH_WORD_SIZE *data2 = (CONFIG_SYS_FLASH_WORD_SIZE *) & data;  	ulong start;  	int i;  	/* Check if Flash is (sufficiently) erased */ -	for (i = 0; i < 4 / sizeof(CFG_FLASH_WORD_SIZE); i++) { +	for (i = 0; i < 4 / sizeof(CONFIG_SYS_FLASH_WORD_SIZE); i++) {  		if ((dest2[i] & swap16(data2[i])) != swap16(data2[i]))  			return (2);  	} -	for (i = 0; i < 4 / sizeof(CFG_FLASH_WORD_SIZE); i++) { +	for (i = 0; i < 4 / sizeof(CONFIG_SYS_FLASH_WORD_SIZE); i++) {  		int flag;  		/* Disable interrupts which might cause a timeout here */  		flag = disable_interrupts(); -		addr2[CFG_FLASH_ADDR0] = (CFG_FLASH_WORD_SIZE) 0xAA00AA00; -		addr2[CFG_FLASH_ADDR1] = (CFG_FLASH_WORD_SIZE) 0x55005500; -		addr2[CFG_FLASH_ADDR0] = (CFG_FLASH_WORD_SIZE) 0xA000A000; +		addr2[CONFIG_SYS_FLASH_ADDR0] = (CONFIG_SYS_FLASH_WORD_SIZE) 0xAA00AA00; +		addr2[CONFIG_SYS_FLASH_ADDR1] = (CONFIG_SYS_FLASH_WORD_SIZE) 0x55005500; +		addr2[CONFIG_SYS_FLASH_ADDR0] = (CONFIG_SYS_FLASH_WORD_SIZE) 0xA000A000;  		dest2[i] = swap16(data2[i]); @@ -709,10 +709,10 @@ static int write_word_16(flash_info_t * info, ulong dest, ulong data)  		/* data polling for D7 */  		start = get_timer(0); -		while ((dest2[i] & (CFG_FLASH_WORD_SIZE) 0x80008000) != -				(swap16(data2[i]) & (CFG_FLASH_WORD_SIZE) 0x80008000)) { +		while ((dest2[i] & (CONFIG_SYS_FLASH_WORD_SIZE) 0x80008000) != +				(swap16(data2[i]) & (CONFIG_SYS_FLASH_WORD_SIZE) 0x80008000)) { -			if (get_timer(start) > CFG_FLASH_WRITE_TOUT) { +			if (get_timer(start) > CONFIG_SYS_FLASH_WRITE_TOUT) {  				return (1);  			}  		} @@ -720,7 +720,7 @@ static int write_word_16(flash_info_t * info, ulong dest, ulong data)  	return (0);  } -#endif /* CFG_FLASH_2ND_16BIT_DEV */ +#endif /* CONFIG_SYS_FLASH_2ND_16BIT_DEV */  /*-----------------------------------------------------------------------   * Functions @@ -734,7 +734,7 @@ static int write_word(flash_info_t * info, ulong dest, ulong data);  unsigned long flash_init(void)  {  	unsigned long total_b = 0; -	unsigned long size_b[CFG_MAX_FLASH_BANKS]; +	unsigned long size_b[CONFIG_SYS_MAX_FLASH_BANKS];  	unsigned short index = 0;  	int i; @@ -742,7 +742,7 @@ unsigned long flash_init(void)  	DEBUGF("FLASH: Index: %d\n", index);  	/* Init: no FLASHes known */ -	for (i = 0; i < CFG_MAX_FLASH_BANKS; ++i) { +	for (i = 0; i < CONFIG_SYS_MAX_FLASH_BANKS; ++i) {  		flash_info[i].flash_id = FLASH_UNKNOWN;  		flash_info[i].sector_count = -1;  		flash_info[i].size = 0; @@ -765,8 +765,8 @@ unsigned long flash_init(void)  		}  		/* Monitor protection ON by default */ -		(void)flash_protect(FLAG_PROTECT_SET, CFG_MONITOR_BASE, -				    CFG_MONITOR_BASE + CFG_MONITOR_LEN - 1, +		(void)flash_protect(FLAG_PROTECT_SET, CONFIG_SYS_MONITOR_BASE, +				    CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN - 1,  				    &flash_info[i]);  #if defined(CONFIG_ENV_IS_IN_FLASH)  		(void)flash_protect(FLAG_PROTECT_SET, CONFIG_ENV_ADDR, diff --git a/board/tqc/tqm5200/cmd_stk52xx.c b/board/tqc/tqm5200/cmd_stk52xx.c index fd1e68bbb..5483fcaf7 100644 --- a/board/tqc/tqm5200/cmd_stk52xx.c +++ b/board/tqc/tqm5200/cmd_stk52xx.c @@ -165,9 +165,9 @@ static void i2s_init(void)  	psc->command = (PSC_RX_DISABLE | PSC_TX_DISABLE);  	psc->sicr = 0x22E00000;		/* 16 bit data; I2S */ -	*(vu_long *)(CFG_MBAR + 0x22C) = 0x805d; /* PSC2 CDM MCLK config; MCLK +	*(vu_long *)(CONFIG_SYS_MBAR + 0x22C) = 0x805d; /* PSC2 CDM MCLK config; MCLK  						  * 5.617 MHz */ -	*(vu_long *)(CFG_MBAR + 0x214) |= 0x00000040; /* CDM clock enable +	*(vu_long *)(CONFIG_SYS_MBAR + 0x214) |= 0x00000040; /* CDM clock enable  						       * register */  	psc->ccr = 0x1F03;	/* 16 bit data width; 5.617MHz MCLK */  	psc->ctur = 0x0F;	/* 16 bit frame width */ @@ -751,9 +751,9 @@ int can_init(void)  	static int init_done = 0;  	int i;  	struct mpc5xxx_mscan *can1 = -		(struct mpc5xxx_mscan *)(CFG_MBAR + 0x0900); +		(struct mpc5xxx_mscan *)(CONFIG_SYS_MBAR + 0x0900);  	struct mpc5xxx_mscan *can2 = -		(struct mpc5xxx_mscan *)(CFG_MBAR + 0x0980); +		(struct mpc5xxx_mscan *)(CONFIG_SYS_MBAR + 0x0980);  	/* GPIO configuration of the CAN pins is done in TQM5200.h */ @@ -896,9 +896,9 @@ int do_can(char *argv[])  {  	int i;  	struct mpc5xxx_mscan *can1 = -		(struct mpc5xxx_mscan *)(CFG_MBAR + 0x0900); +		(struct mpc5xxx_mscan *)(CONFIG_SYS_MBAR + 0x0900);  	struct mpc5xxx_mscan *can2 = -		(struct mpc5xxx_mscan *)(CFG_MBAR + 0x0980); +		(struct mpc5xxx_mscan *)(CONFIG_SYS_MBAR + 0x0980);  	/* send a message on CAN1 */  	can1->cantbsel = 0x01; diff --git a/board/tqc/tqm5200/tqm5200.c b/board/tqc/tqm5200/tqm5200.c index 5152331ab..faa2e0219 100644 --- a/board/tqc/tqm5200/tqm5200.c +++ b/board/tqc/tqm5200/tqm5200.c @@ -54,7 +54,7 @@ DECLARE_GLOBAL_DATA_PTR;  void ps2mult_early_init(void);  #endif -#ifndef CFG_RAMBOOT +#ifndef CONFIG_SYS_RAMBOOT  static void sdram_start (int hi_addr)  {  	long hi_addr_bit = hi_addr ? 0x01000000 : 0; @@ -101,7 +101,7 @@ static void sdram_start (int hi_addr)  /*   * ATTENTION: Although partially referenced initdram does NOT make real use - *	      use of CFG_SDRAM_BASE. The code does not work if CFG_SDRAM_BASE + *	      use of CONFIG_SYS_SDRAM_BASE. The code does not work if CONFIG_SYS_SDRAM_BASE   *	      is something else than 0x00000000.   */ @@ -111,7 +111,7 @@ phys_size_t initdram (int board_type)  	ulong dramsize2 = 0;  	uint svr, pvr; -#ifndef CFG_RAMBOOT +#ifndef CONFIG_SYS_RAMBOOT  	ulong test1, test2;  	/* setup SDRAM chip selects */ @@ -132,9 +132,9 @@ phys_size_t initdram (int board_type)  	/* find RAM size using SDRAM CS0 only */  	sdram_start(0); -	test1 = get_ram_size((long *)CFG_SDRAM_BASE, 0x20000000); +	test1 = get_ram_size((long *)CONFIG_SYS_SDRAM_BASE, 0x20000000);  	sdram_start(1); -	test2 = get_ram_size((long *)CFG_SDRAM_BASE, 0x20000000); +	test2 = get_ram_size((long *)CONFIG_SYS_SDRAM_BASE, 0x20000000);  	if (test1 > test2) {  		sdram_start(0);  		dramsize = test1; @@ -161,10 +161,10 @@ phys_size_t initdram (int board_type)  	/* find RAM size using SDRAM CS1 only */  	if (!dramsize)  		sdram_start(0); -	test2 = test1 = get_ram_size((long *)(CFG_SDRAM_BASE + dramsize), 0x20000000); +	test2 = test1 = get_ram_size((long *)(CONFIG_SYS_SDRAM_BASE + dramsize), 0x20000000);  	if (!dramsize) {  		sdram_start(1); -		test2 = get_ram_size((long *)(CFG_SDRAM_BASE + dramsize), 0x20000000); +		test2 = get_ram_size((long *)(CONFIG_SYS_SDRAM_BASE + dramsize), 0x20000000);  	}  	if (test1 > test2) {  		sdram_start(0); @@ -186,7 +186,7 @@ phys_size_t initdram (int board_type)  		*(vu_long *)MPC5XXX_SDRAM_CS1CFG = dramsize; /* disabled */  	} -#else /* CFG_RAMBOOT */ +#else /* CONFIG_SYS_RAMBOOT */  	/* retrieve size of memory connected to SDRAM CS0 */  	dramsize = *(vu_long *)MPC5XXX_SDRAM_CS0CFG & 0xFF; @@ -203,7 +203,7 @@ phys_size_t initdram (int board_type)  	} else {  		dramsize2 = 0;  	} -#endif /* CFG_RAMBOOT */ +#endif /* CONFIG_SYS_RAMBOOT */  	/*  	 * On MPC5200B we need to set the special configuration delay in the @@ -406,7 +406,7 @@ int board_early_init_r (void)  	ps2mult_early_init();  #endif /* CONFIG_PS2MULT */ -#if defined(CONFIG_USB_OHCI_NEW) && defined(CFG_USB_OHCI_CPU_INIT) +#if defined(CONFIG_USB_OHCI_NEW) && defined(CONFIG_SYS_USB_OHCI_CPU_INIT)  	/* Low level USB init, required for proper kernel operation */  	usb_cpu_init();  #endif @@ -464,34 +464,34 @@ int last_stage_init (void)  	 */  	/* save original SRAM content  */ -	save = *(volatile u16 *)CFG_CS2_START; +	save = *(volatile u16 *)CONFIG_SYS_CS2_START;  	restore = 1;  	/* write test pattern to SRAM */ -	*(volatile u16 *)CFG_CS2_START = 0xA5A5; +	*(volatile u16 *)CONFIG_SYS_CS2_START = 0xA5A5;  	__asm__ volatile ("sync");  	/*  	 * Put a different pattern on the data lines: otherwise they may float  	 * long enough to read back what we wrote.  	 */ -	tmp = *(volatile u16 *)CFG_FLASH_BASE; +	tmp = *(volatile u16 *)CONFIG_SYS_FLASH_BASE;  	if (tmp == 0xA5A5)  		puts ("!! possible error in SRAM detection\n"); -	if (*(volatile u16 *)CFG_CS2_START != 0xA5A5) { +	if (*(volatile u16 *)CONFIG_SYS_CS2_START != 0xA5A5) {  		/* no SRAM at all, disable cs */  		*(vu_long *)MPC5XXX_ADDECR &= ~(1 << 18);  		*(vu_long *)MPC5XXX_CS2_START = 0x0000FFFF;  		*(vu_long *)MPC5XXX_CS2_STOP = 0x0000FFFF;  		restore = 0;  		__asm__ volatile ("sync"); -	} else if (*(volatile u16 *)(CFG_CS2_START + (1<<19)) == 0xA5A5) { +	} else if (*(volatile u16 *)(CONFIG_SYS_CS2_START + (1<<19)) == 0xA5A5) {  		/* make sure that we access a mirrored address */ -		*(volatile u16 *)CFG_CS2_START = 0x1111; +		*(volatile u16 *)CONFIG_SYS_CS2_START = 0x1111;  		__asm__ volatile ("sync"); -		if (*(volatile u16 *)(CFG_CS2_START + (1<<19)) == 0x1111) { +		if (*(volatile u16 *)(CONFIG_SYS_CS2_START + (1<<19)) == 0x1111) {  			/* SRAM size = 512 kByte */ -			*(vu_long *)MPC5XXX_CS2_STOP = STOP_REG(CFG_CS2_START, +			*(vu_long *)MPC5XXX_CS2_STOP = STOP_REG(CONFIG_SYS_CS2_START,  								0x80000);  			__asm__ volatile ("sync");  			puts ("SRAM:  512 kB\n"); @@ -503,7 +503,7 @@ int last_stage_init (void)  	}  	/* restore origianl SRAM content  */  	if (restore) { -		*(volatile u16 *)CFG_CS2_START = save; +		*(volatile u16 *)CONFIG_SYS_CS2_START = save;  		__asm__ volatile ("sync");  	} @@ -513,21 +513,21 @@ int last_stage_init (void)  	 */  	/* save origianl FB content  */ -	save = *(volatile u16 *)CFG_CS1_START; +	save = *(volatile u16 *)CONFIG_SYS_CS1_START;  	restore = 1;  	/* write test pattern to FB memory */ -	*(volatile u16 *)CFG_CS1_START = 0xA5A5; +	*(volatile u16 *)CONFIG_SYS_CS1_START = 0xA5A5;  	__asm__ volatile ("sync");  	/*  	 * Put a different pattern on the data lines: otherwise they may float  	 * long enough to read back what we wrote.  	 */ -	tmp = *(volatile u16 *)CFG_FLASH_BASE; +	tmp = *(volatile u16 *)CONFIG_SYS_FLASH_BASE;  	if (tmp == 0xA5A5)  		puts ("!! possible error in grafic controller detection\n"); -	if (*(volatile u16 *)CFG_CS1_START != 0xA5A5) { +	if (*(volatile u16 *)CONFIG_SYS_CS1_START != 0xA5A5) {  		/* no grafic controller at all, disable cs */  		*(vu_long *)MPC5XXX_ADDECR &= ~(1 << 17);  		*(vu_long *)MPC5XXX_CS1_START = 0x0000FFFF; @@ -539,7 +539,7 @@ int last_stage_init (void)  	}  	/* restore origianl FB content  */  	if (restore) { -		*(volatile u16 *)CFG_CS1_START = save; +		*(volatile u16 *)CONFIG_SYS_CS1_START = save;  		__asm__ volatile ("sync");  	} @@ -679,21 +679,21 @@ unsigned int board_video_init (void)  	 */  	/* save origianl FB content  */ -	save = *(volatile u16 *)CFG_CS1_START; +	save = *(volatile u16 *)CONFIG_SYS_CS1_START;  	restore = 1;  	/* write test pattern to FB memory */ -	*(volatile u16 *)CFG_CS1_START = 0xA5A5; +	*(volatile u16 *)CONFIG_SYS_CS1_START = 0xA5A5;  	__asm__ volatile ("sync");  	/*  	 * Put a different pattern on the data lines: otherwise they may float  	 * long enough to read back what we wrote.  	 */ -	tmp = *(volatile u16 *)CFG_FLASH_BASE; +	tmp = *(volatile u16 *)CONFIG_SYS_FLASH_BASE;  	if (tmp == 0xA5A5)  		puts ("!! possible error in grafic controller detection\n"); -	if (*(volatile u16 *)CFG_CS1_START != 0xA5A5) { +	if (*(volatile u16 *)CONFIG_SYS_CS1_START != 0xA5A5) {  		/* no grafic controller found */  		restore = 0;  		ret = 0; @@ -702,7 +702,7 @@ unsigned int board_video_init (void)  	}  	if (restore) { -		*(volatile u16 *)CFG_CS1_START = save; +		*(volatile u16 *)CONFIG_SYS_CS1_START = save;  		__asm__ volatile ("sync");  	}  	return ret; diff --git a/board/tqc/tqm8260/config.mk b/board/tqc/tqm8260/config.mk index 1fe99524c..3ecfc4876 100644 --- a/board/tqc/tqm8260/config.mk +++ b/board/tqc/tqm8260/config.mk @@ -25,7 +25,7 @@  # TQM8260 boards  # -# This should be equal to the CFG_FLASH_BASE define in config_TQM8260.h +# This should be equal to the CONFIG_SYS_FLASH_BASE define in config_TQM8260.h  # for the "final" configuration, with U-Boot in flash, or the address  # in RAM where U-Boot is loaded at for debugging.  # diff --git a/board/tqc/tqm8260/flash.c b/board/tqc/tqm8260/flash.c index 500af923a..4a6d5382b 100644 --- a/board/tqc/tqm8260/flash.c +++ b/board/tqc/tqm8260/flash.c @@ -31,7 +31,7 @@  #define V_BYTE(a)	(*(volatile unsigned char *)( a )) -flash_info_t flash_info[CFG_MAX_FLASH_BANKS]; +flash_info_t flash_info[CONFIG_SYS_MAX_FLASH_BANKS];  /*----------------------------------------------------------------------- @@ -185,13 +185,13 @@ unsigned long flash_init (void)  	int i;  	/* Init: no FLASHes known */ -	for (i = 0; i < CFG_MAX_FLASH_BANKS; ++i) { +	for (i = 0; i < CONFIG_SYS_MAX_FLASH_BANKS; ++i) {  		flash_info[i].flash_id = FLASH_UNKNOWN;  	}  	/* Static FLASH Bank configuration here (only one bank) */ -	size_b0 = flash_get_size (CFG_FLASH0_BASE, &flash_info[0]); +	size_b0 = flash_get_size (CONFIG_SYS_FLASH0_BASE, &flash_info[0]);  	if (flash_info[0].flash_id == FLASH_UNKNOWN || size_b0 == 0) {  		printf ("## Unknown FLASH on Bank 0 - Size = 0x%08lx = %ld MB\n",  				size_b0, size_b0 >> 20); @@ -201,10 +201,10 @@ unsigned long flash_init (void)  	 * protect monitor and environment sectors  	 */ -#if CFG_MONITOR_BASE >= CFG_FLASH0_BASE +#if CONFIG_SYS_MONITOR_BASE >= CONFIG_SYS_FLASH0_BASE  	flash_protect (FLAG_PROTECT_SET, -		       CFG_MONITOR_BASE, -		       CFG_MONITOR_BASE + monitor_flash_len - 1, &flash_info[0]); +		       CONFIG_SYS_MONITOR_BASE, +		       CONFIG_SYS_MONITOR_BASE + monitor_flash_len - 1, &flash_info[0]);  #endif  #if defined(CONFIG_ENV_IS_IN_FLASH) && defined(CONFIG_ENV_ADDR) @@ -364,7 +364,7 @@ int flash_erase (flash_info_t * info, int s_first, int s_last)  	while ((V_ULONG (info->start[l_sect]) & 0x00800080) != 0x00800080 ||  	       (V_ULONG (info->start[l_sect] + 4) & 0x00800080) != 0x00800080)  	{ -		if ((now = get_timer (start)) > CFG_FLASH_ERASE_TOUT) { +		if ((now = get_timer (start)) > CONFIG_SYS_FLASH_ERASE_TOUT) {  			printf ("Timeout\n");  			return 1;  		} @@ -480,7 +480,7 @@ static int write_dword (flash_info_t * info, ulong dest, unsigned char *pdata)  	start = get_timer (0);  	while (((V_ULONG (dest) & 0x00800080) != (ch & 0x00800080)) ||  		   ((V_ULONG (dest + 4) & 0x00800080) != (cl & 0x00800080))) { -		if (get_timer (start) > CFG_FLASH_WRITE_TOUT) { +		if (get_timer (start) > CONFIG_SYS_FLASH_WRITE_TOUT) {  			return (1);  		}  	} diff --git a/board/tqc/tqm8260/tqm8260.c b/board/tqc/tqm8260/tqm8260.c index f201045d9..3039999f3 100644 --- a/board/tqc/tqm8260/tqm8260.c +++ b/board/tqc/tqm8260/tqm8260.c @@ -236,7 +236,7 @@ static long int try_init (volatile memctl8260_t * memctl, ulong sdmr,  	 */  	maxsize = (1 + (~orx | 0x7fff)) / 2; -	/* Since CFG_SDRAM_BASE is always 0 (??), we assume that +	/* Since CONFIG_SYS_SDRAM_BASE is always 0 (??), we assume that  	 * we are configuring CS1 if base != 0  	 */  	sdmr_ptr = base ? &memctl->memc_lsdmr : &memctl->memc_psdmr; @@ -261,7 +261,7 @@ static long int try_init (volatile memctl8260_t * memctl, ulong sdmr,  	 *  accessing the SDRAM with a single-byte transaction."  	 *  	 * The appropriate BRx/ORx registers have already been set when we -	 * get here. The SDRAM can be accessed at the address CFG_SDRAM_BASE. +	 * get here. The SDRAM can be accessed at the address CONFIG_SYS_SDRAM_BASE.  	 */  	*sdmr_ptr = sdmr | PSDMR_OP_PREA; @@ -272,7 +272,7 @@ static long int try_init (volatile memctl8260_t * memctl, ulong sdmr,  		*base = c;  	*sdmr_ptr = sdmr | PSDMR_OP_MRW; -	*(base + CFG_MRS_OFFS) = c;	/* setting MR on address lines */ +	*(base + CONFIG_SYS_MRS_OFFS) = c;	/* setting MR on address lines */  	*sdmr_ptr = sdmr | PSDMR_OP_NORM | PSDMR_RFEN;  	*base = c; @@ -285,10 +285,10 @@ static long int try_init (volatile memctl8260_t * memctl, ulong sdmr,  phys_size_t initdram (int board_type)  { -	volatile immap_t *immap = (immap_t *) CFG_IMMR; +	volatile immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;  	volatile memctl8260_t *memctl = &immap->im_memctl; -#ifndef CFG_RAMBOOT +#ifndef CONFIG_SYS_RAMBOOT  	long size8, size9;  #endif  	long psize, lsize; @@ -296,8 +296,8 @@ phys_size_t initdram (int board_type)  	psize = 16 * 1024 * 1024;  	lsize = 0; -	memctl->memc_psrt = CFG_PSRT; -	memctl->memc_mptpr = CFG_MPTPR; +	memctl->memc_psrt = CONFIG_SYS_PSRT; +	memctl->memc_mptpr = CONFIG_SYS_MPTPR;  #if 0							/* Just for debugging */  #define	prt_br_or(brX,orX) do {				\ @@ -315,37 +315,37 @@ phys_size_t initdram (int board_type)  	prt_br_or (br3, or3);  #endif -#ifndef CFG_RAMBOOT +#ifndef CONFIG_SYS_RAMBOOT  	/* 60x SDRAM setup:  	 */ -	size8 = try_init (memctl, CFG_PSDMR_8COL, CFG_OR1_8COL, -					  (uchar *) CFG_SDRAM_BASE); -	size9 = try_init (memctl, CFG_PSDMR_9COL, CFG_OR1_9COL, -					  (uchar *) CFG_SDRAM_BASE); +	size8 = try_init (memctl, CONFIG_SYS_PSDMR_8COL, CONFIG_SYS_OR1_8COL, +					  (uchar *) CONFIG_SYS_SDRAM_BASE); +	size9 = try_init (memctl, CONFIG_SYS_PSDMR_9COL, CONFIG_SYS_OR1_9COL, +					  (uchar *) CONFIG_SYS_SDRAM_BASE);  	if (size8 < size9) {  		psize = size9;  		printf ("(60x:9COL - %ld MB, ", psize >> 20);  	} else { -		psize = try_init (memctl, CFG_PSDMR_8COL, CFG_OR1_8COL, -						  (uchar *) CFG_SDRAM_BASE); +		psize = try_init (memctl, CONFIG_SYS_PSDMR_8COL, CONFIG_SYS_OR1_8COL, +						  (uchar *) CONFIG_SYS_SDRAM_BASE);  		printf ("(60x:8COL - %ld MB, ", psize >> 20);  	}  	/* Local SDRAM setup:  	 */ -#ifdef CFG_INIT_LOCAL_SDRAM -	memctl->memc_lsrt = CFG_LSRT; -	size8 = try_init (memctl, CFG_LSDMR_8COL, CFG_OR2_8COL, +#ifdef CONFIG_SYS_INIT_LOCAL_SDRAM +	memctl->memc_lsrt = CONFIG_SYS_LSRT; +	size8 = try_init (memctl, CONFIG_SYS_LSDMR_8COL, CONFIG_SYS_OR2_8COL,  					  (uchar *) SDRAM_BASE2_PRELIM); -	size9 = try_init (memctl, CFG_LSDMR_9COL, CFG_OR2_9COL, +	size9 = try_init (memctl, CONFIG_SYS_LSDMR_9COL, CONFIG_SYS_OR2_9COL,  					  (uchar *) SDRAM_BASE2_PRELIM);  	if (size8 < size9) {  		lsize = size9;  		printf ("Local:9COL - %ld MB) using ", lsize >> 20);  	} else { -		lsize = try_init (memctl, CFG_LSDMR_8COL, CFG_OR2_8COL, +		lsize = try_init (memctl, CONFIG_SYS_LSDMR_8COL, CONFIG_SYS_OR2_8COL,  						  (uchar *) SDRAM_BASE2_PRELIM);  		printf ("Local:8COL - %ld MB) using ", lsize >> 20);  	} @@ -354,11 +354,11 @@ phys_size_t initdram (int board_type)  	/* Set up BR2 so that the local SDRAM goes  	 * right after the 60x SDRAM  	 */ -	memctl->memc_br2 = (CFG_BR2_PRELIM & ~BRx_BA_MSK) | -			(CFG_SDRAM_BASE + psize); +	memctl->memc_br2 = (CONFIG_SYS_BR2_PRELIM & ~BRx_BA_MSK) | +			(CONFIG_SYS_SDRAM_BASE + psize);  #endif -#endif /* CFG_INIT_LOCAL_SDRAM */ -#endif /* CFG_RAMBOOT */ +#endif /* CONFIG_SYS_INIT_LOCAL_SDRAM */ +#endif /* CONFIG_SYS_RAMBOOT */  	icache_enable (); diff --git a/board/tqc/tqm8272/config.mk b/board/tqc/tqm8272/config.mk index af7a81e33..05c5f0cb8 100644 --- a/board/tqc/tqm8272/config.mk +++ b/board/tqc/tqm8272/config.mk @@ -25,7 +25,7 @@  # TQM8272 boards  # -# This should be equal to the CFG_FLASH_BASE define in config_TQM8260.h +# This should be equal to the CONFIG_SYS_FLASH_BASE define in config_TQM8260.h  # for the "final" configuration, with U-Boot in flash, or the address  # in RAM where U-Boot is loaded at for debugging.  # diff --git a/board/tqc/tqm8272/nand.c b/board/tqc/tqm8272/nand.c index b988ffa0e..8c8341b5a 100644 --- a/board/tqc/tqm8272/nand.c +++ b/board/tqc/tqm8272/nand.c @@ -141,12 +141,12 @@ static u8 hwctl = 0;  static void upmnand_write_byte(struct mtd_info *mtdinfo, u_char byte)  {  	struct nand_chip *this = mtdinfo->priv; -	ulong base = (ulong) (this->IO_ADDR_W + chipsel * CFG_NAND_CS_DIST); +	ulong base = (ulong) (this->IO_ADDR_W + chipsel * CONFIG_SYS_NAND_CS_DIST);  	if (hwctl & 0x1) { -		WRITE_NAND_UPM(byte, base, CFG_NAND_UPM_WRITE_CMD_OFS); +		WRITE_NAND_UPM(byte, base, CONFIG_SYS_NAND_UPM_WRITE_CMD_OFS);  	} else if (hwctl & 0x2) { -		WRITE_NAND_UPM(byte, base, CFG_NAND_UPM_WRITE_ADDR_OFS); +		WRITE_NAND_UPM(byte, base, CONFIG_SYS_NAND_UPM_WRITE_ADDR_OFS);  	} else {  		WRITE_NAND(byte, base);  	} @@ -171,7 +171,7 @@ static void upmnand_hwcontrol(struct mtd_info *mtd, int cmd, unsigned int ctrl)  static u_char upmnand_read_byte(struct mtd_info *mtdinfo)  {  	struct nand_chip *this = mtdinfo->priv; -	ulong base = (ulong) (this->IO_ADDR_W + chipsel * CFG_NAND_CS_DIST); +	ulong base = (ulong) (this->IO_ADDR_W + chipsel * CONFIG_SYS_NAND_CS_DIST);  	return READ_NAND(base);  } @@ -187,7 +187,7 @@ static int tqm8272_dev_ready(struct mtd_info *mtdinfo)  static void tqm8272_read_buf(struct mtd_info *mtdinfo, uint8_t *buf, int len)  {  	struct nand_chip *this = mtdinfo->priv; -	unsigned char *base = (unsigned char *) (this->IO_ADDR_W + chipsel * CFG_NAND_CS_DIST); +	unsigned char *base = (unsigned char *) (this->IO_ADDR_W + chipsel * CONFIG_SYS_NAND_CS_DIST);  	int	i;  	for (i = 0; i< len; i++) @@ -197,7 +197,7 @@ static void tqm8272_read_buf(struct mtd_info *mtdinfo, uint8_t *buf, int len)  static void tqm8272_write_buf(struct mtd_info *mtdinfo, const uint8_t *buf, int len)  {  	struct nand_chip *this = mtdinfo->priv; -	unsigned char *base = (unsigned char *) (this->IO_ADDR_W + chipsel * CFG_NAND_CS_DIST); +	unsigned char *base = (unsigned char *) (this->IO_ADDR_W + chipsel * CONFIG_SYS_NAND_CS_DIST);  	int	i;  	for (i = 0; i< len; i++) @@ -207,7 +207,7 @@ static void tqm8272_write_buf(struct mtd_info *mtdinfo, const uint8_t *buf, int  static int tqm8272_verify_buf(struct mtd_info *mtdinfo, const uint8_t *buf, int len)  {  	struct nand_chip *this = mtdinfo->priv; -	unsigned char *base = (unsigned char *) (this->IO_ADDR_W + chipsel * CFG_NAND_CS_DIST); +	unsigned char *base = (unsigned char *) (this->IO_ADDR_W + chipsel * CONFIG_SYS_NAND_CS_DIST);  	int	i;  	for (i = 0; i < len; i++) @@ -225,7 +225,7 @@ void board_nand_select_device(struct nand_chip *nand, int chip)  int board_nand_init(struct nand_chip *nand)  {  	static	int	UpmInit = 0; -	volatile immap_t * immr = (immap_t *)CFG_IMMR; +	volatile immap_t * immr = (immap_t *)CONFIG_SYS_IMMR;  	volatile memctl8260_t *memctl = &immr->im_memctl;  	if (hwinf.nand == 0) return -1; @@ -250,8 +250,8 @@ int board_nand_init(struct nand_chip *nand)  	}  	/* Setup the memctrl */ -	memctl->memc_or3 = CFG_NAND_OR; -	memctl->memc_br3 = CFG_NAND_BR; +	memctl->memc_or3 = CONFIG_SYS_NAND_OR; +	memctl->memc_br3 = CONFIG_SYS_NAND_BR;  	memctl->memc_mbmr = (MxMR_OP_NORM);  	nand->ecc.mode = NAND_ECC_SOFT; diff --git a/board/tqc/tqm8272/tqm8272.c b/board/tqc/tqm8272/tqm8272.c index fc0a29c10..5d0741d80 100644 --- a/board/tqc/tqm8272/tqm8272.c +++ b/board/tqc/tqm8272/tqm8272.c @@ -287,7 +287,7 @@ int checkboard (void)  	char *p = (char *) HWIB_INFO_START_ADDR;  	puts ("Board: "); -	if (*((unsigned long *)p) == (unsigned long)CFG_HWINFO_MAGIC) { +	if (*((unsigned long *)p) == (unsigned long)CONFIG_SYS_HWINFO_MAGIC) {  		puts (p);  	} else {  		puts ("No HWIB assuming TQM8272"); @@ -327,7 +327,7 @@ static ulong set_sdram_timing (volatile uint *sdmr_ptr, ulong sdmr, int col)  {  #if defined(CONFIG_BOARD_GET_CPU_CLK_F)  	int	clk = board_get_cpu_clk_f (); -	volatile immap_t *immr = (immap_t *)CFG_IMMR; +	volatile immap_t *immr = (immap_t *)CONFIG_SYS_IMMR;  	int	busmode = (immr->im_siu_conf.sc_bcr & BCR_EBM ? 1 : 0);  	int	cas; @@ -404,7 +404,7 @@ static long int try_init (volatile memctl8260_t * memctl, ulong sdmr,  	 */  	maxsize = (1 + (~orx | 0x7fff)) / 2; -	/* Since CFG_SDRAM_BASE is always 0 (??), we assume that +	/* Since CONFIG_SYS_SDRAM_BASE is always 0 (??), we assume that  	 * we are configuring CS1 if base != 0  	 */  	sdmr_ptr = base ? &memctl->memc_lsdmr : &memctl->memc_psdmr; @@ -429,7 +429,7 @@ static long int try_init (volatile memctl8260_t * memctl, ulong sdmr,  	 *  accessing the SDRAM with a single-byte transaction."  	 *  	 * The appropriate BRx/ORx registers have already been set when we -	 * get here. The SDRAM can be accessed at the address CFG_SDRAM_BASE. +	 * get here. The SDRAM can be accessed at the address CONFIG_SYS_SDRAM_BASE.  	 */  	*sdmr_ptr = sdmr | PSDMR_OP_PREA; @@ -440,7 +440,7 @@ static long int try_init (volatile memctl8260_t * memctl, ulong sdmr,  		*base = c;  	*sdmr_ptr = sdmr | PSDMR_OP_MRW; -	*(base + CFG_MRS_OFFS) = c;	/* setting MR on address lines */ +	*(base + CONFIG_SYS_MRS_OFFS) = c;	/* setting MR on address lines */  	*sdmr_ptr = sdmr | PSDMR_OP_NORM | PSDMR_RFEN;  	*base = c; @@ -453,10 +453,10 @@ static long int try_init (volatile memctl8260_t * memctl, ulong sdmr,  phys_size_t initdram (int board_type)  { -	volatile immap_t *immap = (immap_t *) CFG_IMMR; +	volatile immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;  	volatile memctl8260_t *memctl = &immap->im_memctl; -#ifndef CFG_RAMBOOT +#ifndef CONFIG_SYS_RAMBOOT  	long size8, size9;  #endif  	long psize, lsize; @@ -464,27 +464,27 @@ phys_size_t initdram (int board_type)  	psize = 16 * 1024 * 1024;  	lsize = 0; -	memctl->memc_psrt = CFG_PSRT; -	memctl->memc_mptpr = CFG_MPTPR; +	memctl->memc_psrt = CONFIG_SYS_PSRT; +	memctl->memc_mptpr = CONFIG_SYS_MPTPR; -#ifndef CFG_RAMBOOT +#ifndef CONFIG_SYS_RAMBOOT  	/* 60x SDRAM setup:  	 */ -	size8 = try_init (memctl, CFG_PSDMR_8COL, CFG_OR1_8COL, -					  (uchar *) CFG_SDRAM_BASE, 8); -	size9 = try_init (memctl, CFG_PSDMR_9COL, CFG_OR1_9COL, -					  (uchar *) CFG_SDRAM_BASE, 9); +	size8 = try_init (memctl, CONFIG_SYS_PSDMR_8COL, CONFIG_SYS_OR1_8COL, +					  (uchar *) CONFIG_SYS_SDRAM_BASE, 8); +	size9 = try_init (memctl, CONFIG_SYS_PSDMR_9COL, CONFIG_SYS_OR1_9COL, +					  (uchar *) CONFIG_SYS_SDRAM_BASE, 9);  	if (size8 < size9) {  		psize = size9;  		printf ("(60x:9COL - %ld MB, ", psize >> 20);  	} else { -		psize = try_init (memctl, CFG_PSDMR_8COL, CFG_OR1_8COL, -						  (uchar *) CFG_SDRAM_BASE, 8); +		psize = try_init (memctl, CONFIG_SYS_PSDMR_8COL, CONFIG_SYS_OR1_8COL, +						  (uchar *) CONFIG_SYS_SDRAM_BASE, 8);  		printf ("(60x:8COL - %ld MB, ", psize >> 20);  	} -#endif /* CFG_RAMBOOT */ +#endif /* CONFIG_SYS_RAMBOOT */  	icache_enable (); @@ -514,7 +514,7 @@ static inline int scanChar (char *p, int len, unsigned long *number)  static int dump_hwib(void)  {  	HWIB_INFO	*hw = &hwinf; -	volatile immap_t *immr = (immap_t *)CFG_IMMR; +	volatile immap_t *immr = (immap_t *)CONFIG_SYS_IMMR;  	char *s = getenv("serial#");  	if (hw->OK) { @@ -607,7 +607,7 @@ int analyse_hwib (void)  	deb_printf(" %s pointer: %p\n", __FUNCTION__, p);  	/* Head = TQM */ -	if (*((unsigned long *)p) != (unsigned long)CFG_HWINFO_MAGIC) { +	if (*((unsigned long *)p) != (unsigned long)CONFIG_SYS_HWINFO_MAGIC) {  		deb_printf("No HWIB\n");  		return -1;  	} @@ -704,7 +704,7 @@ int analyse_hwib (void)  	hw->OK = 1;  	/* search MAC Address */ -	while ((*p != '\0') && (pos < CFG_HWINFO_SIZE)) { +	while ((*p != '\0') && (pos < CONFIG_SYS_HWINFO_SIZE)) {  		if (*p < ' ' || *p > '~') { /* ASCII strings! */  			return 0;  		} @@ -744,7 +744,7 @@ char get_cpu_str_f (char *buf)  	buf[i++] = 'M';  	buf[i++] = 'P';  	buf[i++] = 'C'; -	if (*((unsigned long *)p) == (unsigned long)CFG_HWINFO_MAGIC) { +	if (*((unsigned long *)p) == (unsigned long)CONFIG_SYS_HWINFO_MAGIC) {  		buf[i++] = *&p[3];  		buf[i++] = *&p[4];  		buf[i++] = *&p[5]; @@ -767,7 +767,7 @@ unsigned long board_get_cpu_clk_f (void)  	char *p = (char *) HWIB_INFO_START_ADDR;  	int i = 0; -	if (*((unsigned long *)p) == (unsigned long)CFG_HWINFO_MAGIC) { +	if (*((unsigned long *)p) == (unsigned long)CONFIG_SYS_HWINFO_MAGIC) {  		if (search_real_busclk (&i))  			return i;  	} @@ -779,7 +779,7 @@ unsigned long board_get_cpu_clk_f (void)  static int can_test (unsigned long off)  { -	volatile unsigned char	*base	= (unsigned char *) (CFG_CAN_BASE + off); +	volatile unsigned char	*base	= (unsigned char *) (CONFIG_SYS_CAN_BASE + off);  	*(base + 0x17) = 'T';  	*(base + 0x18) = 'Q'; @@ -794,9 +794,9 @@ static int can_test (unsigned long off)  static int can_config_one (unsigned long off)  { -	volatile unsigned char	*ctrl	= (unsigned char *) (CFG_CAN_BASE + off); -	volatile unsigned char	*cpu_if = (unsigned char *) (CFG_CAN_BASE + off + 0x02); -	volatile unsigned char	*clkout = (unsigned char *) (CFG_CAN_BASE + off + 0x1f); +	volatile unsigned char	*ctrl	= (unsigned char *) (CONFIG_SYS_CAN_BASE + off); +	volatile unsigned char	*cpu_if = (unsigned char *) (CONFIG_SYS_CAN_BASE + off + 0x02); +	volatile unsigned char	*clkout = (unsigned char *) (CONFIG_SYS_CAN_BASE + off + 0x1f);  	unsigned char temp;  	*cpu_if = 0x45; @@ -825,13 +825,13 @@ static int can_config (void)  static int init_can (void)  { -	volatile immap_t * immr = (immap_t *)CFG_IMMR; +	volatile immap_t * immr = (immap_t *)CONFIG_SYS_IMMR;  	volatile memctl8260_t *memctl = &immr->im_memctl;  	int	count = 0;  	if ((hwinf.OK) && (hwinf.can)) { -		memctl->memc_or4 = CFG_CAN_OR; -		memctl->memc_br4 = CFG_CAN_BR; +		memctl->memc_or4 = CONFIG_SYS_CAN_OR; +		memctl->memc_br4 = CONFIG_SYS_CAN_BR;  		/* upm Init */  		upmconfig (UPMC, (uint *) upmTableFast,  			   sizeof (upmTableFast) / sizeof (uint)); @@ -842,7 +842,7 @@ static int init_can (void)  					MxMR_OP_NORM);  		/* can configure */  		count = can_config (); -		printf ("CAN:	%d @ %x\n", count, CFG_CAN_BASE); +		printf ("CAN:	%d @ %x\n", count, CONFIG_SYS_CAN_BASE);  		if (hwinf.can != count) printf("!!! difference to HWIB\n");  	} else {  		printf ("CAN:	No\n"); @@ -870,7 +870,7 @@ U_BOOT_CMD(  	  "\n"  ); -#ifdef CFG_UPDATE_FLASH_SIZE +#ifdef CONFIG_SYS_UPDATE_FLASH_SIZE  static int get_flash_timing (void)  {  	/* get it from the option -tf in CIB */ @@ -915,7 +915,7 @@ static int get_flash_timing (void)  /* Update the Flash_Size and the Flash Timing */  int update_flash_size (int flash_size)  { -	volatile immap_t * immr = (immap_t *)CFG_IMMR; +	volatile immap_t * immr = (immap_t *)CONFIG_SYS_IMMR;  	volatile memctl8260_t *memctl = &immr->im_memctl;  	unsigned long reg;  	unsigned long tim; @@ -937,7 +937,7 @@ struct pci_controller hose;  int board_early_init_f (void)  { -	volatile immap_t *immap = (immap_t *) CFG_IMMR; +	volatile immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;  	immap->im_clkrst.car_sccr |= M826X_SCCR_PCI_MODE_EN;  	return 0; diff --git a/board/tqc/tqm834x/pci.c b/board/tqc/tqm834x/pci.c index e3d0309d9..0eedf4ae4 100644 --- a/board/tqc/tqm834x/pci.c +++ b/board/tqc/tqm834x/pci.c @@ -29,8 +29,8 @@  #ifdef CONFIG_PCI  /* System RAM mapped to PCI space */ -#define CONFIG_PCI_SYS_MEM_BUS	CFG_SDRAM_BASE -#define CONFIG_PCI_SYS_MEM_PHYS	CFG_SDRAM_BASE +#define CONFIG_PCI_SYS_MEM_BUS	CONFIG_SYS_SDRAM_BASE +#define CONFIG_PCI_SYS_MEM_PHYS	CONFIG_SYS_SDRAM_BASE  #define CONFIG_PCI_SYS_MEM_SIZE	(1024 * 1024 * 1024)  #ifndef CONFIG_PCI_PNP @@ -78,7 +78,7 @@ pci_init_board(void)  	u32 reg32;  	struct	pci_controller * hose; -	immr = (immap_t *)CFG_IMMR; +	immr = (immap_t *)CONFIG_SYS_IMMR;  	clk = (clk83xx_t *)&immr->clk;  	pci_law = immr->sysconf.pcilaw;  	pci_pot = immr->ios.pot; @@ -128,10 +128,10 @@ pci_init_board(void)  	/*  	 * Configure PCI Local Access Windows  	 */ -	pci_law[0].bar = CFG_PCI1_MEM_PHYS & LAWBAR_BAR; +	pci_law[0].bar = CONFIG_SYS_PCI1_MEM_PHYS & LAWBAR_BAR;  	pci_law[0].ar = LAWAR_EN | LAWAR_SIZE_512M; -	pci_law[1].bar = CFG_PCI1_IO_PHYS & LAWBAR_BAR; +	pci_law[1].bar = CONFIG_SYS_PCI1_IO_PHYS & LAWBAR_BAR;  	pci_law[1].ar = LAWAR_EN | LAWAR_SIZE_16M;  	/* @@ -139,13 +139,13 @@ pci_init_board(void)  	 */  	/* PCI1 mem space */ -	pci_pot[0].potar = (CFG_PCI1_MEM_BASE >> 12) & POTAR_TA_MASK; -	pci_pot[0].pobar = (CFG_PCI1_MEM_PHYS >> 12) & POBAR_BA_MASK; +	pci_pot[0].potar = (CONFIG_SYS_PCI1_MEM_BASE >> 12) & POTAR_TA_MASK; +	pci_pot[0].pobar = (CONFIG_SYS_PCI1_MEM_PHYS >> 12) & POBAR_BA_MASK;  	pci_pot[0].pocmr = POCMR_EN | (POCMR_CM_512M & POCMR_CM_MASK);  	/* PCI1 IO space */ -	pci_pot[1].potar = (CFG_PCI1_IO_BASE >> 12) & POTAR_TA_MASK; -	pci_pot[1].pobar = (CFG_PCI1_IO_PHYS >> 12) & POBAR_BA_MASK; +	pci_pot[1].potar = (CONFIG_SYS_PCI1_IO_BASE >> 12) & POTAR_TA_MASK; +	pci_pot[1].pobar = (CONFIG_SYS_PCI1_IO_PHYS >> 12) & POBAR_BA_MASK;  	pci_pot[1].pocmr = POCMR_EN | POCMR_IO | (POCMR_CM_16M & POCMR_CM_MASK);  	/* @@ -164,16 +164,16 @@ pci_init_board(void)  	/* PCI memory space */  	pci_set_region(hose->regions + 0, -		       CFG_PCI1_MEM_BASE, -		       CFG_PCI1_MEM_PHYS, -		       CFG_PCI1_MEM_SIZE, +		       CONFIG_SYS_PCI1_MEM_BASE, +		       CONFIG_SYS_PCI1_MEM_PHYS, +		       CONFIG_SYS_PCI1_MEM_SIZE,  		       PCI_REGION_MEM);  	/* PCI IO space */  	pci_set_region(hose->regions + 1, -		       CFG_PCI1_IO_BASE, -		       CFG_PCI1_IO_PHYS, -		       CFG_PCI1_IO_SIZE, +		       CONFIG_SYS_PCI1_IO_BASE, +		       CONFIG_SYS_PCI1_IO_PHYS, +		       CONFIG_SYS_PCI1_IO_SIZE,  		       PCI_REGION_IO);  	/* System memory space */ @@ -186,8 +186,8 @@ pci_init_board(void)  	hose->region_count = 3;  	pci_setup_indirect(hose, -			   (CFG_IMMR+0x8300), -			   (CFG_IMMR+0x8304)); +			   (CONFIG_SYS_IMMR+0x8300), +			   (CONFIG_SYS_IMMR+0x8304));  	pci_register_hose(hose); diff --git a/board/tqc/tqm834x/tqm834x.c b/board/tqc/tqm834x/tqm834x.c index 278780dde..106cac244 100644 --- a/board/tqc/tqm834x/tqm834x.c +++ b/board/tqc/tqm834x/tqm834x.c @@ -67,7 +67,7 @@ static void set_cs_config(short cs, long config);  static void set_ddr_config(void);  /* Local variable */ -static volatile immap_t *im = (immap_t *)CFG_IMMR; +static volatile immap_t *im = (immap_t *)CONFIG_SYS_IMMR;  /**************************************************************************   * Board initialzation after relocation to RAM. Used to detect the number @@ -92,13 +92,13 @@ phys_size_t initdram (int board_type)  	int cs;  	/* during size detection, set up the max DDRLAW size */ -	im->sysconf.ddrlaw[0].bar = CFG_DDR_BASE; +	im->sysconf.ddrlaw[0].bar = CONFIG_SYS_DDR_BASE;  	im->sysconf.ddrlaw[0].ar = (LAWAR_EN | LAWAR_SIZE_2G);  	/* set CS bounds to maximum size */  	for(cs = 0; cs < 4; ++cs) {  		set_cs_bounds(cs, -			CFG_DDR_BASE + (cs * DDR_MAX_SIZE_PER_CS), +			CONFIG_SYS_DDR_BASE + (cs * DDR_MAX_SIZE_PER_CS),  			DDR_MAX_SIZE_PER_CS);  		set_cs_config(cs, INITIAL_CS_CONFIG); @@ -122,7 +122,7 @@ phys_size_t initdram (int board_type)  		debug("\nDetecting Bank%d\n", cs);  		bank_size = get_ddr_bank_size(cs, -			(volatile long*)(CFG_DDR_BASE + size)); +			(volatile long*)(CONFIG_SYS_DDR_BASE + size));  		size += bank_size;  		debug("DDR Bank%d size: %d MiB\n\n", cs, bank_size >> 20); @@ -145,7 +145,7 @@ int checkboard (void)  	volatile immap_t * immr;  	u32 w, f; -	immr = (immap_t *)CFG_IMMR; +	immr = (immap_t *)CONFIG_SYS_IMMR;  	if (!(immr->reset.rcwh & HRCWH_PCI_HOST)) {  		printf("PCI:   NOT in host mode..?!\n");  		return 0; @@ -193,9 +193,9 @@ static int detect_num_flash_banks(void)  	tqm834x_num_flash_banks = 2;	/* assume two banks */  	/* Get bank 1 and 2 information */ -	bank1_size = flash_get_size(CFG_FLASH_BASE, 0); +	bank1_size = flash_get_size(CONFIG_SYS_FLASH_BASE, 0);  	debug("Bank1 size: %lu\n", bank1_size); -	bank2_size = flash_get_size(CFG_FLASH_BASE + bank1_size, 1); +	bank2_size = flash_get_size(CONFIG_SYS_FLASH_BASE + bank1_size, 1);  	debug("Bank2 size: %lu\n", bank2_size);  	total_size = bank1_size + bank2_size; @@ -203,8 +203,8 @@ static int detect_num_flash_banks(void)  		/* Seems like we've got bank 2, but maybe it's mirrored 1 */  		/* Set the base addresses */ -		bank1_base = (FPWV *) (CFG_FLASH_BASE); -		bank2_base = (FPWV *) (CFG_FLASH_BASE + bank1_size); +		bank1_base = (FPWV *) (CONFIG_SYS_FLASH_BASE); +		bank2_base = (FPWV *) (CONFIG_SYS_FLASH_BASE + bank1_size);  		/* Put bank 2 into CFI command mode and read */  		bank2_base[0x55] = 0x00980098; @@ -253,9 +253,9 @@ static int detect_num_flash_banks(void)  	debug("Number of flash banks detected: %d\n", tqm834x_num_flash_banks);  	/* set OR0 and BR0 */ -	im->lbus.bank[0].or = CFG_OR_TIMING_FLASH | +	im->lbus.bank[0].or = CONFIG_SYS_OR_TIMING_FLASH |  		(-(total_size) & OR_GPCM_AM); -	im->lbus.bank[0].br = (CFG_FLASH_BASE & BR_BA) | +	im->lbus.bank[0].br = (CONFIG_SYS_FLASH_BASE & BR_BA) |  		(BR_MS_GPCM | BR_PS_32 | BR_V);  	return (0); diff --git a/board/tqc/tqm85xx/law.c b/board/tqc/tqm85xx/law.c index de3ea00e3..fc92cd8b3 100644 --- a/board/tqc/tqm85xx/law.c +++ b/board/tqc/tqm85xx/law.c @@ -66,20 +66,20 @@  #endif  struct law_entry law_table[] = { -	SET_LAW(CFG_DDR_SDRAM_BASE, LAW_SIZE_512M, LAW_TRGT_IF_DDR), -	SET_LAW(CFG_PCI1_MEM_PHYS, LAW_SIZE_512M, LAW_TRGT_IF_PCI), -	SET_LAW(CFG_LBC_FLASH_BASE, LAW_3_SIZE, LAW_TRGT_IF_LBC), -	SET_LAW(CFG_PCI1_IO_PHYS, LAW_SIZE_16M, LAW_TRGT_IF_PCI), +	SET_LAW(CONFIG_SYS_DDR_SDRAM_BASE, LAW_SIZE_512M, LAW_TRGT_IF_DDR), +	SET_LAW(CONFIG_SYS_PCI1_MEM_PHYS, LAW_SIZE_512M, LAW_TRGT_IF_PCI), +	SET_LAW(CONFIG_SYS_LBC_FLASH_BASE, LAW_3_SIZE, LAW_TRGT_IF_LBC), +	SET_LAW(CONFIG_SYS_PCI1_IO_PHYS, LAW_SIZE_16M, LAW_TRGT_IF_PCI),  #ifdef CONFIG_PCIE1 -	SET_LAW(CFG_PCIE1_MEM_BASE, LAW_5_SIZE, LAW_TRGT_IF_PCIE_1), +	SET_LAW(CONFIG_SYS_PCIE1_MEM_BASE, LAW_5_SIZE, LAW_TRGT_IF_PCIE_1),  #else /* !CONFIG_PCIE1 */ -	SET_LAW(CFG_RIO_MEM_BASE, LAW_5_SIZE, LAW_TRGT_IF_RIO), +	SET_LAW(CONFIG_SYS_RIO_MEM_BASE, LAW_5_SIZE, LAW_TRGT_IF_RIO),  #endif /* CONFIG_PCIE1 */  #if defined(CONFIG_CAN_DRIVER) || defined(CONFIG_NAND) -	SET_LAW(CFG_CAN_BASE, LAW_SIZE_16M, LAW_TRGT_IF_LBC), +	SET_LAW(CONFIG_SYS_CAN_BASE, LAW_SIZE_16M, LAW_TRGT_IF_LBC),  #endif /* CONFIG_CAN_DRIVER || CONFIG_NAND */  #ifdef CONFIG_PCIE1 -	SET_LAW(CFG_PCIE1_IO_BASE, LAW_SIZE_16M, LAW_TRGT_IF_PCIE_1), +	SET_LAW(CONFIG_SYS_PCIE1_IO_BASE, LAW_SIZE_16M, LAW_TRGT_IF_PCIE_1),  #endif /* CONFIG_PCIE */  }; diff --git a/board/tqc/tqm85xx/nand.c b/board/tqc/tqm85xx/nand.c index 9c5c12c84..dea652dfd 100644 --- a/board/tqc/tqm85xx/nand.c +++ b/board/tqc/tqm85xx/nand.c @@ -41,10 +41,10 @@ DECLARE_GLOBAL_DATA_PTR;  extern uint get_lbc_clock (void);  /* index of UPM RAM array run pattern for NAND command cycle */ -#define	CFG_NAN_UPM_WRITE_CMD_OFS	0x08 +#define	CONFIG_SYS_NAN_UPM_WRITE_CMD_OFS	0x08  /* index of UPM RAM array run pattern for NAND address cycle */ -#define	CFG_NAND_UPM_WRITE_ADDR_OFS	0x10 +#define	CONFIG_SYS_NAND_UPM_WRITE_ADDR_OFS	0x10  /* Structure for table with supported UPM timings */  struct upm_freq { @@ -377,7 +377,7 @@ volatile const u32 *nand_upm_patt;   */  static void upmb_write (u_char addr, ulong val)  { -	volatile ccsr_lbc_t *lbc = (void *)(CFG_MPC85xx_LBC_ADDR); +	volatile ccsr_lbc_t *lbc = (void *)(CONFIG_SYS_MPC85xx_LBC_ADDR);  	out_be32 (&lbc->mdr, val); @@ -385,7 +385,7 @@ static void upmb_write (u_char addr, ulong val)  			MxMR_OP_WARR | (addr & MxMR_MAD_MSK));  	/* dummy access to perform write */ -	out_8 ((void __iomem *)CFG_NAND0_BASE, 0); +	out_8 ((void __iomem *)CONFIG_SYS_NAND0_BASE, 0);  	clrbits_be32(&lbc->mbmr, MxMR_OP_WARR);  } @@ -396,11 +396,11 @@ static void upmb_write (u_char addr, ulong val)  static void nand_upm_setup (volatile ccsr_lbc_t *lbc)  {  	uint i; -	uint or3 = CFG_OR3_PRELIM; +	uint or3 = CONFIG_SYS_OR3_PRELIM;  	uint clock = get_lbc_clock ();  	out_be32 (&lbc->br3, 0);	/* disable bank and reset all bits */ -	out_be32 (&lbc->br3, CFG_BR3_PRELIM); +	out_be32 (&lbc->br3, CONFIG_SYS_BR3_PRELIM);  	/*  	 * Search appropriate UPM table for bus clock. @@ -455,7 +455,7 @@ void board_nand_select_device (struct nand_chip *nand, int chip)  int board_nand_init (struct nand_chip *nand)  { -	volatile ccsr_lbc_t *lbc = (void *)(CFG_MPC85xx_LBC_ADDR); +	volatile ccsr_lbc_t *lbc = (void *)(CONFIG_SYS_MPC85xx_LBC_ADDR);  	if (!nand_upm_patt)  		nand_upm_setup (lbc); diff --git a/board/tqc/tqm85xx/sdram.c b/board/tqc/tqm85xx/sdram.c index 33bc4077e..783b2809e 100644 --- a/board/tqc/tqm85xx/sdram.c +++ b/board/tqc/tqm85xx/sdram.c @@ -66,9 +66,9 @@ int cas_latency (void);  long int sdram_setup (int casl)  {  	int i; -	volatile ccsr_ddr_t *ddr = (void *)(CFG_MPC85xx_DDR_ADDR); +	volatile ccsr_ddr_t *ddr = (void *)(CONFIG_SYS_MPC85xx_DDR_ADDR);  #ifdef CONFIG_TQM8548 -	volatile ccsr_gur_t *gur = (void *)(CFG_MPC85xx_GUTS_ADDR); +	volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);  #else /* !CONFIG_TQM8548 */  	unsigned long cfg_ddr_timing1;  	unsigned long cfg_ddr_mode; @@ -296,7 +296,7 @@ phys_size_t initdram (int board_type)  	 * This DLL-Override only used on TQM8540 and TQM8560  	 */  	{ -		volatile ccsr_gur_t *gur = (void *)(CFG_MPC85xx_GUTS_ADDR); +		volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);  		int i, x;  		x = 10; @@ -336,11 +336,11 @@ phys_size_t initdram (int board_type)  	return dram_size;  } -#if defined(CFG_DRAM_TEST) +#if defined(CONFIG_SYS_DRAM_TEST)  int testdram (void)  { -	uint *pstart = (uint *) CFG_MEMTEST_START; -	uint *pend = (uint *) CFG_MEMTEST_END; +	uint *pstart = (uint *) CONFIG_SYS_MEMTEST_START; +	uint *pend = (uint *) CONFIG_SYS_MEMTEST_END;  	uint *p;  	printf ("SDRAM test phase 1:\n"); diff --git a/board/tqc/tqm85xx/tlb.c b/board/tqc/tqm85xx/tlb.c index 380448a4f..16b102d1e 100644 --- a/board/tqc/tqm85xx/tlb.c +++ b/board/tqc/tqm85xx/tlb.c @@ -28,19 +28,19 @@  struct fsl_e_tlb_entry tlb_table[] = {  	/* TLB 0 - for temp stack in cache */ -	SET_TLB_ENTRY (0, CFG_INIT_RAM_ADDR, CFG_INIT_RAM_ADDR, +	SET_TLB_ENTRY (0, CONFIG_SYS_INIT_RAM_ADDR, CONFIG_SYS_INIT_RAM_ADDR,  		       MAS3_SX | MAS3_SW | MAS3_SR, 0,  		       0, 0, BOOKE_PAGESZ_4K, 0), -	SET_TLB_ENTRY (0, CFG_INIT_RAM_ADDR + 4 * 1024, -		       CFG_INIT_RAM_ADDR + 4 * 1024, +	SET_TLB_ENTRY (0, CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024, +		       CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024,  		       MAS3_SX | MAS3_SW | MAS3_SR, 0,  		       0, 0, BOOKE_PAGESZ_4K, 0), -	SET_TLB_ENTRY (0, CFG_INIT_RAM_ADDR + 8 * 1024, -		       CFG_INIT_RAM_ADDR + 8 * 1024, +	SET_TLB_ENTRY (0, CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024, +		       CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024,  		       MAS3_SX | MAS3_SW | MAS3_SR, 0,  		       0, 0, BOOKE_PAGESZ_4K, 0), -	SET_TLB_ENTRY (0, CFG_INIT_RAM_ADDR + 12 * 1024, -		       CFG_INIT_RAM_ADDR + 12 * 1024, +	SET_TLB_ENTRY (0, CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024, +		       CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024,  		       MAS3_SX | MAS3_SW | MAS3_SR, 0,  		       0, 0, BOOKE_PAGESZ_4K, 0), @@ -50,11 +50,11 @@ struct fsl_e_tlb_entry tlb_table[] = {  	 * 0xf8000000	128M	FLASH  	 * Out of reset this entry is only 4K.  	 */ -	SET_TLB_ENTRY (1, CFG_FLASH_BASE, CFG_FLASH_BASE, +	SET_TLB_ENTRY (1, CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE,  		       MAS3_SX | MAS3_SW | MAS3_SR, MAS2_I | MAS2_G,  		       0, 1, BOOKE_PAGESZ_64M, 1), -	SET_TLB_ENTRY (1, CFG_FLASH_BASE + 0x4000000, -		       CFG_FLASH_BASE + 0x4000000, +	SET_TLB_ENTRY (1, CONFIG_SYS_FLASH_BASE + 0x4000000, +		       CONFIG_SYS_FLASH_BASE + 0x4000000,  		       MAS3_SX | MAS3_SW | MAS3_SR, MAS2_I | MAS2_G,  		       0, 0, BOOKE_PAGESZ_64M, 1), @@ -62,7 +62,7 @@ struct fsl_e_tlb_entry tlb_table[] = {  	 * TLB 2:	256M	Non-cacheable, guarded  	 * 0x80000000	256M	PCI1 MEM First half  	 */ -	SET_TLB_ENTRY (1, CFG_PCI1_MEM_PHYS, CFG_PCI1_MEM_PHYS, +	SET_TLB_ENTRY (1, CONFIG_SYS_PCI1_MEM_PHYS, CONFIG_SYS_PCI1_MEM_PHYS,  		       MAS3_SX | MAS3_SW | MAS3_SR, MAS2_I | MAS2_G,  		       0, 2, BOOKE_PAGESZ_256M, 1), @@ -70,8 +70,8 @@ struct fsl_e_tlb_entry tlb_table[] = {  	 * TLB 3:	256M	Non-cacheable, guarded  	 * 0x90000000	256M	PCI1 MEM Second half  	 */ -	SET_TLB_ENTRY (1, CFG_PCI1_MEM_PHYS + 0x10000000, -		       CFG_PCI1_MEM_PHYS + 0x10000000, +	SET_TLB_ENTRY (1, CONFIG_SYS_PCI1_MEM_PHYS + 0x10000000, +		       CONFIG_SYS_PCI1_MEM_PHYS + 0x10000000,  		       MAS3_SX | MAS3_SW | MAS3_SR, MAS2_I | MAS2_G,  		       0, 3, BOOKE_PAGESZ_256M, 1), @@ -80,7 +80,7 @@ struct fsl_e_tlb_entry tlb_table[] = {  	 * TLB 4:	256M	Non-cacheable, guarded  	 * 0xc0000000	256M	PCI express MEM First half  	 */ -	SET_TLB_ENTRY (1, CFG_PCIE1_MEM_BASE, CFG_PCIE1_MEM_BASE, +	SET_TLB_ENTRY (1, CONFIG_SYS_PCIE1_MEM_BASE, CONFIG_SYS_PCIE1_MEM_BASE,  		       MAS3_SX | MAS3_SW | MAS3_SR, MAS2_I | MAS2_G,  		       0, 4, BOOKE_PAGESZ_256M, 1), @@ -88,8 +88,8 @@ struct fsl_e_tlb_entry tlb_table[] = {  	 * TLB 5:	256M	Non-cacheable, guarded  	 * 0xd0000000	256M	PCI express MEM Second half  	 */ -	SET_TLB_ENTRY (1, CFG_PCIE1_MEM_BASE + 0x10000000, -		       CFG_PCIE1_MEM_BASE + 0x10000000, +	SET_TLB_ENTRY (1, CONFIG_SYS_PCIE1_MEM_BASE + 0x10000000, +		       CONFIG_SYS_PCIE1_MEM_BASE + 0x10000000,  		       MAS3_SX | MAS3_SW | MAS3_SR, MAS2_I | MAS2_G,  		       0, 5, BOOKE_PAGESZ_256M, 1),  #else /* !CONFIG_PCIE */ @@ -97,7 +97,7 @@ struct fsl_e_tlb_entry tlb_table[] = {  	 * TLB 4:	256M	Non-cacheable, guarded  	 * 0xc0000000	256M	Rapid IO MEM First half  	 */ -	SET_TLB_ENTRY (1, CFG_RIO_MEM_BASE, CFG_RIO_MEM_BASE, +	SET_TLB_ENTRY (1, CONFIG_SYS_RIO_MEM_BASE, CONFIG_SYS_RIO_MEM_BASE,  		       MAS3_SX | MAS3_SW | MAS3_SR, MAS2_I | MAS2_G,  		       0, 4, BOOKE_PAGESZ_256M, 1), @@ -105,8 +105,8 @@ struct fsl_e_tlb_entry tlb_table[] = {  	 * TLB 5:	256M	Non-cacheable, guarded  	 * 0xd0000000	256M	Rapid IO MEM Second half  	 */ -	SET_TLB_ENTRY (1, CFG_RIO_MEM_BASE + 0x10000000, -		       CFG_RIO_MEM_BASE + 0x10000000, +	SET_TLB_ENTRY (1, CONFIG_SYS_RIO_MEM_BASE + 0x10000000, +		       CONFIG_SYS_RIO_MEM_BASE + 0x10000000,  		       MAS3_SX | MAS3_SW | MAS3_SR, MAS2_I | MAS2_G,  		       0, 5, BOOKE_PAGESZ_256M, 1),  #endif /* CONFIG_PCIE */ @@ -117,7 +117,7 @@ struct fsl_e_tlb_entry tlb_table[] = {  	 * 0xe2000000	 16M	PCI1 IO  	 * 0xe3000000	 16M	CAN and NAND Flash  	 */ -	SET_TLB_ENTRY (1, CFG_CCSRBAR, CFG_CCSRBAR_PHYS, +	SET_TLB_ENTRY (1, CONFIG_SYS_CCSRBAR, CONFIG_SYS_CCSRBAR_PHYS,  		       MAS3_SX | MAS3_SW | MAS3_SR, MAS2_I | MAS2_G,  		       0, 6, BOOKE_PAGESZ_64M, 1), @@ -128,12 +128,12 @@ struct fsl_e_tlb_entry tlb_table[] = {  	 * Make sure the TLB count at the top of this table is correct.  	 * Likely it needs to be increased by two for these entries.  	 */ -	SET_TLB_ENTRY (1, CFG_DDR_SDRAM_BASE, CFG_DDR_SDRAM_BASE, +	SET_TLB_ENTRY (1, CONFIG_SYS_DDR_SDRAM_BASE, CONFIG_SYS_DDR_SDRAM_BASE,  		       MAS3_SX | MAS3_SW | MAS3_SR, MAS2_I | MAS2_G,  		       0, 7, BOOKE_PAGESZ_256M, 1), -	SET_TLB_ENTRY (1, CFG_DDR_SDRAM_BASE + 0x10000000, -		       CFG_DDR_SDRAM_BASE + 0x10000000, +	SET_TLB_ENTRY (1, CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000, +		       CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000,  		       MAS3_SX | MAS3_SW | MAS3_SR, MAS2_I | MAS2_G,  		       0, 8, BOOKE_PAGESZ_256M, 1), @@ -142,7 +142,7 @@ struct fsl_e_tlb_entry tlb_table[] = {  	 * TLB 9:	 16M	Non-cacheable, guarded  	 * 0xef000000	 16M	PCI express IO  	 */ -	SET_TLB_ENTRY (1, CFG_PCIE1_IO_BASE, CFG_PCIE1_IO_BASE, +	SET_TLB_ENTRY (1, CONFIG_SYS_PCIE1_IO_BASE, CONFIG_SYS_PCIE1_IO_BASE,  		       MAS3_SX | MAS3_SW | MAS3_SR, MAS2_I | MAS2_G,  		       0, 9, BOOKE_PAGESZ_16M, 1),  #endif /* CONFIG_PCIE */ @@ -154,19 +154,19 @@ struct fsl_e_tlb_entry tlb_table[] = {  	 * 0xc0000000	  1G	FLASH  	 * Out of reset this entry is only 4K.  	 */ -	SET_TLB_ENTRY (1, CFG_FLASH_BASE, CFG_FLASH_BASE, +	SET_TLB_ENTRY (1, CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE,  		       MAS3_SX | MAS3_SW | MAS3_SR, MAS2_I | MAS2_G,  		       0, 3, BOOKE_PAGESZ_256M, 1), -	SET_TLB_ENTRY (1, CFG_FLASH_BASE + 0x10000000, -		       CFG_FLASH_BASE + 0x10000000, +	SET_TLB_ENTRY (1, CONFIG_SYS_FLASH_BASE + 0x10000000, +		       CONFIG_SYS_FLASH_BASE + 0x10000000,  		       MAS3_SX | MAS3_SW | MAS3_SR, MAS2_I | MAS2_G,  		       0, 2, BOOKE_PAGESZ_256M, 1), -	SET_TLB_ENTRY (1, CFG_FLASH_BASE + 0x20000000, -		       CFG_FLASH_BASE + 0x20000000, +	SET_TLB_ENTRY (1, CONFIG_SYS_FLASH_BASE + 0x20000000, +		       CONFIG_SYS_FLASH_BASE + 0x20000000,  		       MAS3_SX | MAS3_SW | MAS3_SR, MAS2_I | MAS2_G,  		       0, 1, BOOKE_PAGESZ_256M, 1), -	SET_TLB_ENTRY (1, CFG_FLASH_BASE + 0x30000000, -		       CFG_FLASH_BASE + 0x30000000, +	SET_TLB_ENTRY (1, CONFIG_SYS_FLASH_BASE + 0x30000000, +		       CONFIG_SYS_FLASH_BASE + 0x30000000,  		       MAS3_SX | MAS3_SW | MAS3_SR, MAS2_I | MAS2_G,  		       0, 0, BOOKE_PAGESZ_256M, 1), @@ -174,7 +174,7 @@ struct fsl_e_tlb_entry tlb_table[] = {  	 * TLB 4:	256M	Non-cacheable, guarded  	 * 0x80000000	256M	PCI1 MEM First half  	 */ -	SET_TLB_ENTRY (1, CFG_PCI1_MEM_PHYS, CFG_PCI1_MEM_PHYS, +	SET_TLB_ENTRY (1, CONFIG_SYS_PCI1_MEM_PHYS, CONFIG_SYS_PCI1_MEM_PHYS,  		       MAS3_SX | MAS3_SW | MAS3_SR, MAS2_I | MAS2_G,  		       0, 4, BOOKE_PAGESZ_256M, 1), @@ -182,8 +182,8 @@ struct fsl_e_tlb_entry tlb_table[] = {  	 * TLB 5:	256M	Non-cacheable, guarded  	 * 0x90000000	256M	PCI1 MEM Second half  	 */ -	SET_TLB_ENTRY (1, CFG_PCI1_MEM_PHYS + 0x10000000, -		       CFG_PCI1_MEM_PHYS + 0x10000000, +	SET_TLB_ENTRY (1, CONFIG_SYS_PCI1_MEM_PHYS + 0x10000000, +		       CONFIG_SYS_PCI1_MEM_PHYS + 0x10000000,  		       MAS3_SX | MAS3_SW | MAS3_SR, MAS2_I | MAS2_G,  		       0, 5, BOOKE_PAGESZ_256M, 1), @@ -192,7 +192,7 @@ struct fsl_e_tlb_entry tlb_table[] = {  	 * TLB 6:	256M	Non-cacheable, guarded  	 * 0xc0000000	256M	PCI express MEM First half  	 */ -	SET_TLB_ENTRY (1, CFG_PCIE1_MEM_BASE, CFG_PCIE1_MEM_BASE, +	SET_TLB_ENTRY (1, CONFIG_SYS_PCIE1_MEM_BASE, CONFIG_SYS_PCIE1_MEM_BASE,  		       MAS3_SX | MAS3_SW | MAS3_SR, MAS2_I | MAS2_G,  		       0, 6, BOOKE_PAGESZ_256M, 1),  #else /* !CONFIG_PCIE */ @@ -200,7 +200,7 @@ struct fsl_e_tlb_entry tlb_table[] = {  	 * TLB 6:	256M	Non-cacheable, guarded  	 * 0xb0000000	256M	Rapid IO MEM First half  	 */ -	SET_TLB_ENTRY (1, CFG_RIO_MEM_BASE, CFG_RIO_MEM_BASE, +	SET_TLB_ENTRY (1, CONFIG_SYS_RIO_MEM_BASE, CONFIG_SYS_RIO_MEM_BASE,  		       MAS3_SX | MAS3_SW | MAS3_SR, MAS2_I | MAS2_G,  		       0, 6, BOOKE_PAGESZ_256M, 1), @@ -212,7 +212,7 @@ struct fsl_e_tlb_entry tlb_table[] = {  	 * 0xa2000000	 16M	PCI1 IO  	 * 0xa3000000	 16M	CAN and NAND Flash  	 */ -	SET_TLB_ENTRY (1, CFG_CCSRBAR, CFG_CCSRBAR_PHYS, +	SET_TLB_ENTRY (1, CONFIG_SYS_CCSRBAR, CONFIG_SYS_CCSRBAR_PHYS,  		       MAS3_SX | MAS3_SW | MAS3_SR, MAS2_I | MAS2_G,  		       0, 7, BOOKE_PAGESZ_64M, 1), @@ -223,12 +223,12 @@ struct fsl_e_tlb_entry tlb_table[] = {  	 * Make sure the TLB count at the top of this table is correct.  	 * Likely it needs to be increased by two for these entries.  	 */ -	SET_TLB_ENTRY (1, CFG_DDR_SDRAM_BASE, CFG_DDR_SDRAM_BASE, +	SET_TLB_ENTRY (1, CONFIG_SYS_DDR_SDRAM_BASE, CONFIG_SYS_DDR_SDRAM_BASE,  		       MAS3_SX | MAS3_SW | MAS3_SR, MAS2_I | MAS2_G,  		       0, 8, BOOKE_PAGESZ_256M, 1), -	SET_TLB_ENTRY (1, CFG_DDR_SDRAM_BASE + 0x10000000, -		       CFG_DDR_SDRAM_BASE + 0x10000000, +	SET_TLB_ENTRY (1, CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000, +		       CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000,  		       MAS3_SX | MAS3_SW | MAS3_SR, MAS2_I | MAS2_G,  		       0, 9, BOOKE_PAGESZ_256M, 1), @@ -237,7 +237,7 @@ struct fsl_e_tlb_entry tlb_table[] = {  	 * TLB 10:	 16M	Non-cacheable, guarded  	 * 0xaf000000	 16M	PCI express IO  	 */ -	SET_TLB_ENTRY (1, CFG_PCIE1_IO_BASE, CFG_PCIE1_IO_BASE, +	SET_TLB_ENTRY (1, CONFIG_SYS_PCIE1_IO_BASE, CONFIG_SYS_PCIE1_IO_BASE,  		       MAS3_SX | MAS3_SW | MAS3_SR, MAS2_I | MAS2_G,  		       0, 10, BOOKE_PAGESZ_16M, 1),  #endif /* CONFIG_PCIE */ diff --git a/board/tqc/tqm85xx/tqm85xx.c b/board/tqc/tqm85xx/tqm85xx.c index 5314d3399..f69de9575 100644 --- a/board/tqc/tqm85xx/tqm85xx.c +++ b/board/tqc/tqm85xx/tqm85xx.c @@ -269,7 +269,7 @@ int checkboard (void)  int misc_init_r (void)  { -	volatile ccsr_lbc_t *memctl = (void *)(CFG_MPC85xx_LBC_ADDR); +	volatile ccsr_lbc_t *memctl = (void *)(CONFIG_SYS_MPC85xx_LBC_ADDR);  	/*  	 * Adjust flash start and offset to detected values @@ -282,9 +282,9 @@ int misc_init_r (void)  	 */  	if (flash_info[0].size > 0) {  		memctl->or1 = ((-flash_info[0].size) & 0xffff8000) | -			(CFG_OR1_PRELIM & 0x00007fff); +			(CONFIG_SYS_OR1_PRELIM & 0x00007fff);  		memctl->br1 = gd->bd->bi_flashstart | -			(CFG_BR1_PRELIM & 0x00007fff); +			(CONFIG_SYS_BR1_PRELIM & 0x00007fff);  		/*  		 * Re-check to get correct base address for bank 1  		 */ @@ -298,9 +298,9 @@ int misc_init_r (void)  	 *  If bank 1 is equipped, bank 0 is mapped after bank 1  	 */  	memctl->or0 = ((-flash_info[1].size) & 0xffff8000) | -		(CFG_OR0_PRELIM & 0x00007fff); +		(CONFIG_SYS_OR0_PRELIM & 0x00007fff);  	memctl->br0 = (gd->bd->bi_flashstart + flash_info[0].size) | -		(CFG_BR0_PRELIM & 0x00007fff); +		(CONFIG_SYS_BR0_PRELIM & 0x00007fff);  	/*  	 * Re-check to get correct base address for bank 0  	 */ @@ -311,26 +311,26 @@ int misc_init_r (void)  	 */  	flash_protect (FLAG_PROTECT_CLEAR,  		       gd->bd->bi_flashstart, 0xffffffff, -		       &flash_info[CFG_MAX_FLASH_BANKS - 1]); +		       &flash_info[CONFIG_SYS_MAX_FLASH_BANKS - 1]);  	/* Monitor protection ON by default */  	flash_protect (FLAG_PROTECT_SET, -		       CFG_MONITOR_BASE, -		       CFG_MONITOR_BASE + monitor_flash_len - 1, -		       &flash_info[CFG_MAX_FLASH_BANKS - 1]); +		       CONFIG_SYS_MONITOR_BASE, +		       CONFIG_SYS_MONITOR_BASE + monitor_flash_len - 1, +		       &flash_info[CONFIG_SYS_MAX_FLASH_BANKS - 1]);  	/* Environment protection ON by default */  	flash_protect (FLAG_PROTECT_SET,  		       CONFIG_ENV_ADDR,  		       CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE - 1, -		       &flash_info[CFG_MAX_FLASH_BANKS - 1]); +		       &flash_info[CONFIG_SYS_MAX_FLASH_BANKS - 1]);  #ifdef CONFIG_ENV_ADDR_REDUND  	/* Redundant environment protection ON by default */  	flash_protect (FLAG_PROTECT_SET,  		       CONFIG_ENV_ADDR_REDUND,  		       CONFIG_ENV_ADDR_REDUND + CONFIG_ENV_SIZE_REDUND - 1, -		       &flash_info[CFG_MAX_FLASH_BANKS - 1]); +		       &flash_info[CONFIG_SYS_MAX_FLASH_BANKS - 1]);  #endif  	return 0; @@ -342,7 +342,7 @@ int misc_init_r (void)   */  static void upmc_write (u_char addr, uint val)  { -	volatile ccsr_lbc_t *lbc = (void *)(CFG_MPC85xx_LBC_ADDR); +	volatile ccsr_lbc_t *lbc = (void *)(CONFIG_SYS_MPC85xx_LBC_ADDR);  	out_be32 (&lbc->mdr, val); @@ -350,7 +350,7 @@ static void upmc_write (u_char addr, uint val)  			MxMR_OP_WARR | (addr & MxMR_MAD_MSK));  	/* dummy access to perform write */ -	out_8 ((void __iomem *)CFG_CAN_BASE, 0); +	out_8 ((void __iomem *)CONFIG_SYS_CAN_BASE, 0);  	/* normal operation */  	clrbits_be32(&lbc->mcmr, MxMR_OP_WARR); @@ -359,7 +359,7 @@ static void upmc_write (u_char addr, uint val)  uint get_lbc_clock (void)  { -	volatile ccsr_lbc_t *lbc = (void *)(CFG_MPC85xx_LBC_ADDR); +	volatile ccsr_lbc_t *lbc = (void *)(CONFIG_SYS_MPC85xx_LBC_ADDR);  	sys_info_t sys_info;  	ulong clkdiv = lbc->lcrr & 0x0f; @@ -376,7 +376,7 @@ uint get_lbc_clock (void)  		return sys_info.freqSystemBus / clkdiv;  	} -	puts("Invalid clock divider value in CFG_LBC_LCRR\n"); +	puts("Invalid clock divider value in CONFIG_SYS_LBC_LCRR\n");  	return 0;  } @@ -386,8 +386,8 @@ uint get_lbc_clock (void)   */  void local_bus_init (void)  { -	volatile ccsr_gur_t *gur = (void *)(CFG_MPC85xx_GUTS_ADDR); -	volatile ccsr_lbc_t *lbc = (void *)(CFG_MPC85xx_LBC_ADDR); +	volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR); +	volatile ccsr_lbc_t *lbc = (void *)(CONFIG_SYS_MPC85xx_LBC_ADDR);  	uint lbc_mhz = get_lbc_clock ()  / 1000000;  #ifdef CONFIG_MPC8548 @@ -418,7 +418,7 @@ void local_bus_init (void)  		gur->lbiuiplldcr1 = dummy;  	} -	lcrr = CFG_LBC_LCRR; +	lcrr = CONFIG_SYS_LBC_LCRR;  	/*  	 * Local Bus Clock > 83.3 MHz. According to timing @@ -464,12 +464,12 @@ void local_bus_init (void)  	 */  	if (lbc_mhz < 66) { -		lbc->lcrr = CFG_LBC_LCRR | LCRR_DBYP;	/* DLL Bypass */ +		lbc->lcrr = CONFIG_SYS_LBC_LCRR | LCRR_DBYP;	/* DLL Bypass */  		lbc->ltedr = LTEDR_BMD | LTEDR_PARD | LTEDR_WPD | LTEDR_WARA |  			     LTEDR_RAWA | LTEDR_CSD;	/* Disable all error checking */  	} else if (lbc_mhz >= 133) { -		lbc->lcrr = CFG_LBC_LCRR & (~LCRR_DBYP);	/* DLL Enabled */ +		lbc->lcrr = CONFIG_SYS_LBC_LCRR & (~LCRR_DBYP);	/* DLL Enabled */  	} else {  		/* @@ -484,7 +484,7 @@ void local_bus_init (void)  			lbc->lcrr = 0x10000004;  		} -		lbc->lcrr = CFG_LBC_LCRR & (~LCRR_DBYP);	/* DLL Enabled */ +		lbc->lcrr = CONFIG_SYS_LBC_LCRR & (~LCRR_DBYP);	/* DLL Enabled */  		udelay (200);  		/* @@ -503,10 +503,10 @@ void local_bus_init (void)  	 * set if Local Bus Clock is > 83 MHz.  	 */  	if (lbc_mhz > 83) -		out_be32 (&lbc->or2, CFG_OR2_CAN | OR_UPM_EAD); +		out_be32 (&lbc->or2, CONFIG_SYS_OR2_CAN | OR_UPM_EAD);  	else -		out_be32 (&lbc->or2, CFG_OR2_CAN); -	out_be32 (&lbc->br2, CFG_BR2_CAN); +		out_be32 (&lbc->or2, CONFIG_SYS_OR2_CAN); +	out_be32 (&lbc->br2, CONFIG_SYS_BR2_CAN);  	/* LGPL4 is UPWAIT */  	out_be32(&lbc->mcmr, MxMR_DSx_3_CYCL | MxMR_GPL_x4DIS | MxMR_WLFx_3X); @@ -548,10 +548,10 @@ static struct pci_controller pcie1_hose;  static inline void init_pci1(void)  { -	volatile ccsr_gur_t *gur = (void *)(CFG_MPC85xx_GUTS_ADDR); +	volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);  #if defined(CONFIG_PCI) || defined(CONFIG_PCI1)  	uint host_agent = (gur->porbmsr & MPC85xx_PORBMSR_HA) >> 16; -	volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *)CFG_PCI1_ADDR; +	volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *)CONFIG_SYS_PCI1_ADDR;  	extern void fsl_pci_init(struct pci_controller *hose);  	struct pci_controller *hose = &pci1_hose; @@ -579,24 +579,24 @@ static inline void init_pci1(void)  		/* inbound */  		pci_set_region (hose->regions + 0, -				CFG_PCI_MEMORY_BUS, -				CFG_PCI_MEMORY_PHYS, -				CFG_PCI_MEMORY_SIZE, +				CONFIG_SYS_PCI_MEMORY_BUS, +				CONFIG_SYS_PCI_MEMORY_PHYS, +				CONFIG_SYS_PCI_MEMORY_SIZE,  				PCI_REGION_MEM | PCI_REGION_MEMORY);  		/* outbound memory */  		pci_set_region (hose->regions + 1, -				CFG_PCI1_MEM_BASE, -				CFG_PCI1_MEM_PHYS, -				CFG_PCI1_MEM_SIZE, +				CONFIG_SYS_PCI1_MEM_BASE, +				CONFIG_SYS_PCI1_MEM_PHYS, +				CONFIG_SYS_PCI1_MEM_SIZE,  				PCI_REGION_MEM);  		/* outbound io */  		pci_set_region (hose->regions + 2, -				CFG_PCI1_IO_BASE, -				CFG_PCI1_IO_PHYS, -				CFG_PCI1_IO_SIZE, +				CONFIG_SYS_PCI1_IO_BASE, +				CONFIG_SYS_PCI1_IO_PHYS, +				CONFIG_SYS_PCI1_IO_SIZE,  				PCI_REGION_IO);  		hose->region_count = 3; @@ -636,11 +636,11 @@ static inline void init_pci1(void)  static inline void init_pcie1(void)  { -	volatile ccsr_gur_t *gur = (void *)(CFG_MPC85xx_GUTS_ADDR); +	volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);  #ifdef CONFIG_PCIE1  	uint io_sel = (gur->pordevsr & MPC85xx_PORDEVSR_IO_SEL) >> 19;  	uint host_agent = (gur->porbmsr & MPC85xx_PORBMSR_HA) >> 16; -	volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *)CFG_PCIE1_ADDR; +	volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *)CONFIG_SYS_PCIE1_ADDR;  	extern void fsl_pci_init(struct pci_controller *hose);  	struct pci_controller *hose = &pcie1_hose;  	int pcie_ep =  (host_agent == 0) || (host_agent == 2 ) || @@ -661,23 +661,23 @@ static inline void init_pcie1(void)  		/* inbound */  		pci_set_region (hose->regions + 0, -				CFG_PCI_MEMORY_BUS, -				CFG_PCI_MEMORY_PHYS, -				CFG_PCI_MEMORY_SIZE, +				CONFIG_SYS_PCI_MEMORY_BUS, +				CONFIG_SYS_PCI_MEMORY_PHYS, +				CONFIG_SYS_PCI_MEMORY_SIZE,  				PCI_REGION_MEM | PCI_REGION_MEMORY);  		/* outbound memory */  		pci_set_region (hose->regions + 1, -				CFG_PCIE1_MEM_BASE, -				CFG_PCIE1_MEM_PHYS, -				CFG_PCIE1_MEM_SIZE, +				CONFIG_SYS_PCIE1_MEM_BASE, +				CONFIG_SYS_PCIE1_MEM_PHYS, +				CONFIG_SYS_PCIE1_MEM_SIZE,  				PCI_REGION_MEM);  		/* outbound io */  		pci_set_region (hose->regions + 2, -				CFG_PCIE1_IO_BASE, -				CFG_PCIE1_IO_PHYS, -				CFG_PCIE1_IO_SIZE, +				CONFIG_SYS_PCIE1_IO_BASE, +				CONFIG_SYS_PCIE1_IO_PHYS, +				CONFIG_SYS_PCIE1_IO_SIZE,  				PCI_REGION_IO);  		hose->region_count = 3; diff --git a/board/tqc/tqm8xx/load_sernum_ethaddr.c b/board/tqc/tqm8xx/load_sernum_ethaddr.c index 143f36801..d2699020d 100644 --- a/board/tqc/tqm8xx/load_sernum_ethaddr.c +++ b/board/tqc/tqm8xx/load_sernum_ethaddr.c @@ -52,21 +52,21 @@  void load_sernum_ethaddr (void)  {  	unsigned char *hwi; -	unsigned char  serial [CFG_HWINFO_SIZE]; -	unsigned char  ethaddr[CFG_HWINFO_SIZE]; +	unsigned char  serial [CONFIG_SYS_HWINFO_SIZE]; +	unsigned char  ethaddr[CONFIG_SYS_HWINFO_SIZE];  	unsigned short ih, is, ie, part; -	hwi = (unsigned char *)(CFG_FLASH_BASE + CFG_HWINFO_OFFSET); +	hwi = (unsigned char *)(CONFIG_SYS_FLASH_BASE + CONFIG_SYS_HWINFO_OFFSET);  	ih = is = ie = 0; -	if (*((unsigned long *)hwi) != (unsigned long)CFG_HWINFO_MAGIC) { +	if (*((unsigned long *)hwi) != (unsigned long)CONFIG_SYS_HWINFO_MAGIC) {  		return;  	}  	part = 1;  	/* copy serial # / MAC address */ -	while ((hwi[ih] != '\0') && (ih < CFG_HWINFO_SIZE)) { +	while ((hwi[ih] != '\0') && (ih < CONFIG_SYS_HWINFO_SIZE)) {  		if (hwi[ih] < ' ' || hwi[ih] > '~') { /* ASCII strings! */  			return;  		} diff --git a/board/tqc/tqm8xx/tqm8xx.c b/board/tqc/tqm8xx/tqm8xx.c index 5537d044a..9a0f3a0ff 100644 --- a/board/tqc/tqm8xx/tqm8xx.c +++ b/board/tqc/tqm8xx/tqm8xx.c @@ -139,7 +139,7 @@ int checkboard (void)  phys_size_t initdram (int board_type)  { -	volatile immap_t *immap = (immap_t *) CFG_IMMR; +	volatile immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;  	volatile memctl8xx_t *memctl = &immap->im_memctl;  	long int size8, size9, size10;  	long int size_b0 = 0; @@ -154,7 +154,7 @@ phys_size_t initdram (int board_type)  	 * with two SDRAM banks or four cycles every 31.2 us with one  	 * bank. It will be adjusted after memory sizing.  	 */ -	memctl->memc_mptpr = CFG_MPTPR_2BK_8K; +	memctl->memc_mptpr = CONFIG_SYS_MPTPR_2BK_8K;  	/*  	 * The following value is used as an address (i.e. opcode) for @@ -176,19 +176,19 @@ phys_size_t initdram (int board_type)  	 * preliminary addresses - these have to be modified after the  	 * SDRAM size has been determined.  	 */ -	memctl->memc_or2 = CFG_OR2_PRELIM; -	memctl->memc_br2 = CFG_BR2_PRELIM; +	memctl->memc_or2 = CONFIG_SYS_OR2_PRELIM; +	memctl->memc_br2 = CONFIG_SYS_BR2_PRELIM;  #ifndef	CONFIG_CAN_DRIVER  	if ((board_type != 'L') &&  	    (board_type != 'M') &&  	    (board_type != 'D') ) {	/* only one SDRAM bank on L, M and D modules */ -		memctl->memc_or3 = CFG_OR3_PRELIM; -		memctl->memc_br3 = CFG_BR3_PRELIM; +		memctl->memc_or3 = CONFIG_SYS_OR3_PRELIM; +		memctl->memc_br3 = CONFIG_SYS_BR3_PRELIM;  	}  #endif							/* CONFIG_CAN_DRIVER */ -	memctl->memc_mamr = CFG_MAMR_8COL & (~(MAMR_PTAE));	/* no refresh yet */ +	memctl->memc_mamr = CONFIG_SYS_MAMR_8COL & (~(MAMR_PTAE));	/* no refresh yet */  	udelay (200); @@ -219,7 +219,7 @@ phys_size_t initdram (int board_type)  	 *  	 * try 8 column mode  	 */ -	size8 = dram_size (CFG_MAMR_8COL, SDRAM_BASE2_PRELIM, SDRAM_MAX_SIZE); +	size8 = dram_size (CONFIG_SYS_MAMR_8COL, SDRAM_BASE2_PRELIM, SDRAM_MAX_SIZE);  	debug ("SDRAM Bank 0 in 8 column mode: %ld MB\n", size8 >> 20);  	udelay (1000); @@ -227,30 +227,30 @@ phys_size_t initdram (int board_type)  	/*  	 * try 9 column mode  	 */ -	size9 = dram_size (CFG_MAMR_9COL, SDRAM_BASE2_PRELIM, SDRAM_MAX_SIZE); +	size9 = dram_size (CONFIG_SYS_MAMR_9COL, SDRAM_BASE2_PRELIM, SDRAM_MAX_SIZE);  	debug ("SDRAM Bank 0 in 9 column mode: %ld MB\n", size9 >> 20);  	udelay(1000); -#if defined(CFG_MAMR_10COL) +#if defined(CONFIG_SYS_MAMR_10COL)  	/*  	 * try 10 column mode  	 */ -	size10 = dram_size (CFG_MAMR_10COL, SDRAM_BASE2_PRELIM, SDRAM_MAX_SIZE); +	size10 = dram_size (CONFIG_SYS_MAMR_10COL, SDRAM_BASE2_PRELIM, SDRAM_MAX_SIZE);  	debug ("SDRAM Bank 0 in 10 column mode: %ld MB\n", size10 >> 20);  #else  	size10 = 0; -#endif /* CFG_MAMR_10COL */ +#endif /* CONFIG_SYS_MAMR_10COL */  	if ((size8 < size10) && (size9 < size10)) {  		size_b0 = size10;  	} else if ((size8 < size9) && (size10 < size9)) {  		size_b0 = size9; -		memctl->memc_mamr = CFG_MAMR_9COL; +		memctl->memc_mamr = CONFIG_SYS_MAMR_9COL;  		udelay (500);  	} else {  		size_b0 = size8; -		memctl->memc_mamr = CFG_MAMR_8COL; +		memctl->memc_mamr = CONFIG_SYS_MAMR_8COL;  		udelay (500);  	}  	debug ("SDRAM Bank 0: %ld MB\n", size_b0 >> 20); @@ -281,7 +281,7 @@ phys_size_t initdram (int board_type)  	 */  	if ((size_b0 < 0x02000000) && (size_b1 < 0x02000000)) {  		/* reduce to 15.6 us (62.4 us / quad) */ -		memctl->memc_mptpr = CFG_MPTPR_2BK_4K; +		memctl->memc_mptpr = CONFIG_SYS_MPTPR_2BK_4K;  		udelay (1000);  	} @@ -290,15 +290,15 @@ phys_size_t initdram (int board_type)  	 */  	if (size_b1 > size_b0) {	/* SDRAM Bank 1 is bigger - map first   */ -		memctl->memc_or3 = ((-size_b1) & 0xFFFF0000) | CFG_OR_TIMING_SDRAM; -		memctl->memc_br3 = (CFG_SDRAM_BASE & BR_BA_MSK) | BR_MS_UPMA | BR_V; +		memctl->memc_or3 = ((-size_b1) & 0xFFFF0000) | CONFIG_SYS_OR_TIMING_SDRAM; +		memctl->memc_br3 = (CONFIG_SYS_SDRAM_BASE & BR_BA_MSK) | BR_MS_UPMA | BR_V;  		if (size_b0 > 0) {  			/*  			 * Position Bank 0 immediately above Bank 1  			 */ -			memctl->memc_or2 = ((-size_b0) & 0xFFFF0000) | CFG_OR_TIMING_SDRAM; -			memctl->memc_br2 = ((CFG_SDRAM_BASE & BR_BA_MSK) | BR_MS_UPMA | BR_V) +			memctl->memc_or2 = ((-size_b0) & 0xFFFF0000) | CONFIG_SYS_OR_TIMING_SDRAM; +			memctl->memc_br2 = ((CONFIG_SYS_SDRAM_BASE & BR_BA_MSK) | BR_MS_UPMA | BR_V)  					   + size_b1;  		} else {  			unsigned long reg; @@ -312,24 +312,24 @@ phys_size_t initdram (int board_type)  			/* adjust refresh rate depending on SDRAM type, one bank */  			reg = memctl->memc_mptpr; -			reg >>= 1;			/* reduce to CFG_MPTPR_1BK_8K / _4K */ +			reg >>= 1;			/* reduce to CONFIG_SYS_MPTPR_1BK_8K / _4K */  			memctl->memc_mptpr = reg;  		}  	} else {					/* SDRAM Bank 0 is bigger - map first   */ -		memctl->memc_or2 = ((-size_b0) & 0xFFFF0000) | CFG_OR_TIMING_SDRAM; +		memctl->memc_or2 = ((-size_b0) & 0xFFFF0000) | CONFIG_SYS_OR_TIMING_SDRAM;  		memctl->memc_br2 = -				(CFG_SDRAM_BASE & BR_BA_MSK) | BR_MS_UPMA | BR_V; +				(CONFIG_SYS_SDRAM_BASE & BR_BA_MSK) | BR_MS_UPMA | BR_V;  		if (size_b1 > 0) {  			/*  			 * Position Bank 1 immediately above Bank 0  			 */  			memctl->memc_or3 = -					((-size_b1) & 0xFFFF0000) | CFG_OR_TIMING_SDRAM; +					((-size_b1) & 0xFFFF0000) | CONFIG_SYS_OR_TIMING_SDRAM;  			memctl->memc_br3 = -					((CFG_SDRAM_BASE & BR_BA_MSK) | BR_MS_UPMA | BR_V) +					((CONFIG_SYS_SDRAM_BASE & BR_BA_MSK) | BR_MS_UPMA | BR_V)  					+ size_b0;  		} else {  			unsigned long reg; @@ -345,7 +345,7 @@ phys_size_t initdram (int board_type)  			/* adjust refresh rate depending on SDRAM type, one bank */  			reg = memctl->memc_mptpr; -			reg >>= 1;			/* reduce to CFG_MPTPR_1BK_8K / _4K */ +			reg >>= 1;			/* reduce to CONFIG_SYS_MPTPR_1BK_8K / _4K */  			memctl->memc_mptpr = reg;  		}  	} @@ -356,8 +356,8 @@ phys_size_t initdram (int board_type)  	/* UPM initialization for CAN @ CLKOUT <= 66 MHz */  	/* Initialize OR3 / BR3 */ -	memctl->memc_or3 = CFG_OR3_CAN; -	memctl->memc_br3 = CFG_BR3_CAN; +	memctl->memc_or3 = CONFIG_SYS_OR3_CAN; +	memctl->memc_br3 = CONFIG_SYS_BR3_CAN;  	/* Initialize MBMR */  	memctl->memc_mbmr = MBMR_GPL_B4DIS;	/* GPL_B4 ouput line Disable */ @@ -397,8 +397,8 @@ phys_size_t initdram (int board_type)  #ifdef	CONFIG_ISP1362_USB  	/* Initialize OR5 / BR5 */ -	memctl->memc_or5 = CFG_OR5_ISP1362; -	memctl->memc_br5 = CFG_BR5_ISP1362; +	memctl->memc_or5 = CONFIG_SYS_OR5_ISP1362; +	memctl->memc_br5 = CONFIG_SYS_BR5_ISP1362;  #endif							/* CONFIG_ISP1362_USB */  	return (size_b0 + size_b1);  } @@ -415,7 +415,7 @@ phys_size_t initdram (int board_type)  static long int dram_size (long int mamr_value, long int *base, long int maxsize)  { -	volatile immap_t *immap = (immap_t *) CFG_IMMR; +	volatile immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;  	volatile memctl8xx_t *memctl = &immap->im_memctl;  	memctl->memc_mamr = mamr_value; @@ -451,14 +451,14 @@ int board_early_init_r (void)  #ifdef CONFIG_MISC_INIT_R  int misc_init_r (void)  { -	volatile immap_t *immap = (immap_t *) CFG_IMMR; +	volatile immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;  	volatile memctl8xx_t *memctl = &immap->im_memctl; -#ifdef	CFG_OR_TIMING_FLASH_AT_50MHZ +#ifdef	CONFIG_SYS_OR_TIMING_FLASH_AT_50MHZ  	int scy, trlx, flash_or_timing, clk_diff; -	scy = (CFG_OR_TIMING_FLASH_AT_50MHZ & OR_SCY_MSK) >> 4; -	if (CFG_OR_TIMING_FLASH_AT_50MHZ & OR_TRLX) { +	scy = (CONFIG_SYS_OR_TIMING_FLASH_AT_50MHZ & OR_SCY_MSK) >> 4; +	if (CONFIG_SYS_OR_TIMING_FLASH_AT_50MHZ & OR_TRLX) {  		trlx = OR_TRLX;  		scy *= 2;  	} else { @@ -498,29 +498,29 @@ int misc_init_r (void)  		scy = 1;  	flash_or_timing = (scy << 4) | trlx | -		(CFG_OR_TIMING_FLASH_AT_50MHZ & ~(OR_TRLX | OR_SCY_MSK)); +		(CONFIG_SYS_OR_TIMING_FLASH_AT_50MHZ & ~(OR_TRLX | OR_SCY_MSK));  	memctl->memc_or0 =  		flash_or_timing | (-flash_info[0].size & OR_AM_MSK);  #else  	memctl->memc_or0 = -		CFG_OR_TIMING_FLASH | (-flash_info[0].size & OR_AM_MSK); +		CONFIG_SYS_OR_TIMING_FLASH | (-flash_info[0].size & OR_AM_MSK);  #endif -	memctl->memc_br0 = (CFG_FLASH_BASE & BR_BA_MSK) | BR_MS_GPCM | BR_V; +	memctl->memc_br0 = (CONFIG_SYS_FLASH_BASE & BR_BA_MSK) | BR_MS_GPCM | BR_V;  	debug ("## BR0: 0x%08x    OR0: 0x%08x\n",  	       memctl->memc_br0, memctl->memc_or0);  	if (flash_info[1].size) { -#ifdef	CFG_OR_TIMING_FLASH_AT_50MHZ +#ifdef	CONFIG_SYS_OR_TIMING_FLASH_AT_50MHZ  		memctl->memc_or1 = flash_or_timing |  			(-flash_info[1].size & 0xFFFF8000);  #else -		memctl->memc_or1 = CFG_OR_TIMING_FLASH | +		memctl->memc_or1 = CONFIG_SYS_OR_TIMING_FLASH |  			(-flash_info[1].size & 0xFFFF8000);  #endif  		memctl->memc_br1 = -			((CFG_FLASH_BASE + +			((CONFIG_SYS_FLASH_BASE +  			  flash_info[0].  			  size) & BR_BA_MSK) | BR_MS_GPCM | BR_V; @@ -557,7 +557,7 @@ int misc_init_r (void)  # ifdef CONFIG_IDE_LED  void ide_led (uchar led, uchar status)  { -	volatile immap_t *immap = (immap_t *) CFG_IMMR; +	volatile immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;  	/* We have one led for both pcmcia slots */  	if (status) {				/* led on */ |