diff options
Diffstat (limited to 'arch')
| -rw-r--r-- | arch/powerpc/cpu/mpc85xx/ddr-gen3.c | 13 | ||||
| -rw-r--r-- | arch/powerpc/cpu/mpc85xx/p2041_ids.c | 6 | ||||
| -rw-r--r-- | arch/powerpc/cpu/mpc85xx/p3041_ids.c | 8 | ||||
| -rw-r--r-- | arch/powerpc/cpu/mpc85xx/p4080_ids.c | 6 | ||||
| -rw-r--r-- | arch/powerpc/cpu/mpc85xx/p5020_ids.c | 8 | ||||
| -rw-r--r-- | arch/powerpc/cpu/mpc8xxx/ddr/main.c | 2 | ||||
| -rw-r--r-- | arch/powerpc/include/asm/fsl_lbc.h | 6 | ||||
| -rw-r--r-- | arch/powerpc/include/asm/processor.h | 2 | 
8 files changed, 29 insertions, 22 deletions
| diff --git a/arch/powerpc/cpu/mpc85xx/ddr-gen3.c b/arch/powerpc/cpu/mpc85xx/ddr-gen3.c index 18e9cc5b8..81961def1 100644 --- a/arch/powerpc/cpu/mpc85xx/ddr-gen3.c +++ b/arch/powerpc/cpu/mpc85xx/ddr-gen3.c @@ -50,7 +50,10 @@ void fsl_ddr_set_memctl_regs(const fsl_ddr_cfg_regs_t *regs,  			csn = i;  			csn_bnds_backup = regs->cs[i].bnds;  			csn_bnds_t = (unsigned int *) ®s->cs[i].bnds; -			*csn_bnds_t = regs->cs[i].bnds ^ 0x0F000F00; +			if (cs_ea > 0xeff) +				*csn_bnds_t = regs->cs[i].bnds + 0x01000000; +			else +				*csn_bnds_t = regs->cs[i].bnds + 0x01000100;  			debug("Found cs%d_bns (0x%08x) covering 0xff000000, "  				"change it to 0x%x\n",  				csn, csn_bnds_backup, regs->cs[i].bnds); @@ -310,9 +313,15 @@ void fsl_ddr_set_memctl_regs(const fsl_ddr_cfg_regs_t *regs,  	/* 7. Wait for 400ms/GB */  	total_gb_size_per_controller = 0;  	for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) { -		total_gb_size_per_controller += +		if (i == csn) { +			total_gb_size_per_controller += +				((csn_bnds_backup & 0xFFFF) >> 6) +				- (csn_bnds_backup >> 22) + 1; +		} else { +			total_gb_size_per_controller +=  				((regs->cs[i].bnds & 0xFFFF) >> 6)  				- (regs->cs[i].bnds >> 22) + 1; +		}  	}  	if (in_be32(&ddr->sdram_cfg) & 0x80000)  		total_gb_size_per_controller <<= 1; diff --git a/arch/powerpc/cpu/mpc85xx/p2041_ids.c b/arch/powerpc/cpu/mpc85xx/p2041_ids.c index b99b54d6b..91d9cac56 100644 --- a/arch/powerpc/cpu/mpc85xx/p2041_ids.c +++ b/arch/powerpc/cpu/mpc85xx/p2041_ids.c @@ -62,9 +62,9 @@ struct liodn_id_table liodn_tbl[] = {  	SET_SATA_LIODN(1, 127),  	SET_SATA_LIODN(2, 128), -	SET_PCI_LIODN("fsl,qoriq-pcie-v2.2", 1, 193), -	SET_PCI_LIODN("fsl,qoriq-pcie-v2.2", 2, 194), -	SET_PCI_LIODN("fsl,qoriq-pcie-v2.2", 3, 195), +	SET_PCI_LIODN(CONFIG_SYS_FSL_PCIE_COMPAT, 1, 193), +	SET_PCI_LIODN(CONFIG_SYS_FSL_PCIE_COMPAT, 2, 194), +	SET_PCI_LIODN(CONFIG_SYS_FSL_PCIE_COMPAT, 3, 195),  	SET_DMA_LIODN(1, 197),  	SET_DMA_LIODN(2, 198), diff --git a/arch/powerpc/cpu/mpc85xx/p3041_ids.c b/arch/powerpc/cpu/mpc85xx/p3041_ids.c index c50b44280..e46a714dc 100644 --- a/arch/powerpc/cpu/mpc85xx/p3041_ids.c +++ b/arch/powerpc/cpu/mpc85xx/p3041_ids.c @@ -62,10 +62,10 @@ struct liodn_id_table liodn_tbl[] = {  	SET_SATA_LIODN(1, 127),  	SET_SATA_LIODN(2, 128), -	SET_PCI_LIODN("fsl,qoriq-pcie-v2.2", 1, 193), -	SET_PCI_LIODN("fsl,qoriq-pcie-v2.2", 2, 194), -	SET_PCI_LIODN("fsl,qoriq-pcie-v2.2", 3, 195), -	SET_PCI_LIODN("fsl,qoriq-pcie-v2.2", 4, 196), +	SET_PCI_LIODN(CONFIG_SYS_FSL_PCIE_COMPAT, 1, 193), +	SET_PCI_LIODN(CONFIG_SYS_FSL_PCIE_COMPAT, 2, 194), +	SET_PCI_LIODN(CONFIG_SYS_FSL_PCIE_COMPAT, 3, 195), +	SET_PCI_LIODN(CONFIG_SYS_FSL_PCIE_COMPAT, 4, 196),  	SET_DMA_LIODN(1, 197),  	SET_DMA_LIODN(2, 198), diff --git a/arch/powerpc/cpu/mpc85xx/p4080_ids.c b/arch/powerpc/cpu/mpc85xx/p4080_ids.c index a6ea6af64..5c287fbf4 100644 --- a/arch/powerpc/cpu/mpc85xx/p4080_ids.c +++ b/arch/powerpc/cpu/mpc85xx/p4080_ids.c @@ -52,9 +52,9 @@ struct liodn_id_table liodn_tbl[] = {  	SET_SDHC_LIODN(1, 156), -	SET_PCI_LIODN("fsl,p4080-pcie", 1, 193), -	SET_PCI_LIODN("fsl,p4080-pcie", 2, 194), -	SET_PCI_LIODN("fsl,p4080-pcie", 3, 195), +	SET_PCI_LIODN(CONFIG_SYS_FSL_PCIE_COMPAT, 1, 193), +	SET_PCI_LIODN(CONFIG_SYS_FSL_PCIE_COMPAT, 2, 194), +	SET_PCI_LIODN(CONFIG_SYS_FSL_PCIE_COMPAT, 3, 195),  	SET_DMA_LIODN(1, 196),  	SET_DMA_LIODN(2, 197), diff --git a/arch/powerpc/cpu/mpc85xx/p5020_ids.c b/arch/powerpc/cpu/mpc85xx/p5020_ids.c index ff57a193b..e8c26bf44 100644 --- a/arch/powerpc/cpu/mpc85xx/p5020_ids.c +++ b/arch/powerpc/cpu/mpc85xx/p5020_ids.c @@ -62,10 +62,10 @@ struct liodn_id_table liodn_tbl[] = {  	SET_SATA_LIODN(1, 127),  	SET_SATA_LIODN(2, 128), -	SET_PCI_LIODN("fsl,qoriq-pcie-v2.2", 1, 193), -	SET_PCI_LIODN("fsl,qoriq-pcie-v2.2", 2, 194), -	SET_PCI_LIODN("fsl,qoriq-pcie-v2.2", 3, 195), -	SET_PCI_LIODN("fsl,qoriq-pcie-v2.2", 4, 196), +	SET_PCI_LIODN(CONFIG_SYS_FSL_PCIE_COMPAT, 1, 193), +	SET_PCI_LIODN(CONFIG_SYS_FSL_PCIE_COMPAT, 2, 194), +	SET_PCI_LIODN(CONFIG_SYS_FSL_PCIE_COMPAT, 3, 195), +	SET_PCI_LIODN(CONFIG_SYS_FSL_PCIE_COMPAT, 4, 196),  	SET_DMA_LIODN(1, 197),  	SET_DMA_LIODN(2, 198), diff --git a/arch/powerpc/cpu/mpc8xxx/ddr/main.c b/arch/powerpc/cpu/mpc8xxx/ddr/main.c index f52ad9f69..c2a03e334 100644 --- a/arch/powerpc/cpu/mpc8xxx/ddr/main.c +++ b/arch/powerpc/cpu/mpc8xxx/ddr/main.c @@ -366,7 +366,7 @@ fsl_ddr_compute(fsl_ddr_info_t *pinfo, unsigned int start_step,  			}  		} -#else +#elif defined(CONFIG_SYS_DDR_RAW_TIMING)  	case STEP_COMPUTE_DIMM_PARMS:  		for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++) {  			for (j = 0; j < CONFIG_DIMM_SLOTS_PER_CTLR; j++) { diff --git a/arch/powerpc/include/asm/fsl_lbc.h b/arch/powerpc/include/asm/fsl_lbc.h index 2a23d84cb..d1def75c6 100644 --- a/arch/powerpc/include/asm/fsl_lbc.h +++ b/arch/powerpc/include/asm/fsl_lbc.h @@ -82,10 +82,10 @@ void lbc_sdram_init(void);  /* Convert an address into the right format for the BR registers */  #if defined(CONFIG_PHYS_64BIT) && !defined(CONFIG_FSL_ELBC) -#define BR_PHYS_ADDR(x)	((unsigned long)((x & 0x0ffff8000ULL) | \ -					 ((x & 0x300000000ULL) >> 19))) +#define BR_PHYS_ADDR(x)	\ +	((u32)(((x) & 0x0ffff8000ULL) | (((x) & 0x300000000ULL) >> 19)))  #else -#define BR_PHYS_ADDR(x) (x & 0xffff8000) +#define BR_PHYS_ADDR(x) ((u32)(x) & 0xffff8000)  #endif  /* OR - Option Registers diff --git a/arch/powerpc/include/asm/processor.h b/arch/powerpc/include/asm/processor.h index 4eb88e909..dc009d660 100644 --- a/arch/powerpc/include/asm/processor.h +++ b/arch/powerpc/include/asm/processor.h @@ -1100,9 +1100,7 @@  #define SVR_8641D	0x809001  #define SVR_9130	0x860001 -#define SVR_9130_E	0x860801  #define SVR_9131	0x860000 -#define SVR_9131_E	0x860800  #define SVR_Unknown	0xFFFFFF |