diff options
Diffstat (limited to 'arch/powerpc/cpu/mpc85xx')
| -rw-r--r-- | arch/powerpc/cpu/mpc85xx/Makefile | 53 | ||||
| -rw-r--r-- | arch/powerpc/cpu/mpc85xx/cpu.c | 22 | ||||
| -rw-r--r-- | arch/powerpc/cpu/mpc85xx/ddr-gen1.c | 89 | ||||
| -rw-r--r-- | arch/powerpc/cpu/mpc85xx/ddr-gen2.c | 95 | ||||
| -rw-r--r-- | arch/powerpc/cpu/mpc85xx/ddr-gen3.c | 464 | ||||
| -rw-r--r-- | arch/powerpc/cpu/mpc85xx/fdt.c | 5 | ||||
| -rw-r--r-- | arch/powerpc/cpu/mpc85xx/liodn.c | 25 | ||||
| -rw-r--r-- | arch/powerpc/cpu/mpc85xx/mp.c | 2 | ||||
| -rw-r--r-- | arch/powerpc/cpu/mpc85xx/speed.c | 2 | ||||
| -rw-r--r-- | arch/powerpc/cpu/mpc85xx/spl_minimal.c | 2 | ||||
| -rw-r--r-- | arch/powerpc/cpu/mpc85xx/t2080_ids.c | 142 | ||||
| -rw-r--r-- | arch/powerpc/cpu/mpc85xx/t2080_serdes.c | 208 | ||||
| -rw-r--r-- | arch/powerpc/cpu/mpc85xx/t4240_ids.c | 8 | 
13 files changed, 403 insertions, 714 deletions
| diff --git a/arch/powerpc/cpu/mpc85xx/Makefile b/arch/powerpc/cpu/mpc85xx/Makefile index 50ddb5040..ef7637a49 100644 --- a/arch/powerpc/cpu/mpc85xx/Makefile +++ b/arch/powerpc/cpu/mpc85xx/Makefile @@ -29,48 +29,6 @@ obj-$(CONFIG_MP)	+= release.o  obj-$(CONFIG_CMD_ERRATA) += cmd_errata.o  obj-$(CONFIG_CPM2)	+= commproc.o -# supports ddr1 -obj-$(CONFIG_MPC8540) += ddr-gen1.o -obj-$(CONFIG_MPC8560) += ddr-gen1.o -obj-$(CONFIG_MPC8541) += ddr-gen1.o -obj-$(CONFIG_MPC8555) += ddr-gen1.o - -# supports ddr1/2 -obj-$(CONFIG_MPC8548) += ddr-gen2.o -obj-$(CONFIG_MPC8568) += ddr-gen2.o -obj-$(CONFIG_MPC8544) += ddr-gen2.o - -# supports ddr1/2/3 -obj-$(CONFIG_PPC_C29X)	+= ddr-gen3.o -obj-$(CONFIG_MPC8572) += ddr-gen3.o -obj-$(CONFIG_MPC8536) += ddr-gen3.o -obj-$(CONFIG_MPC8569)	+= ddr-gen3.o -obj-$(CONFIG_P1010)	+= ddr-gen3.o -obj-$(CONFIG_P1011)	+= ddr-gen3.o -obj-$(CONFIG_P1012)	+= ddr-gen3.o -obj-$(CONFIG_P1013)	+= ddr-gen3.o -obj-$(CONFIG_P1014)	+= ddr-gen3.o -obj-$(CONFIG_P1020)	+= ddr-gen3.o -obj-$(CONFIG_P1021)	+= ddr-gen3.o -obj-$(CONFIG_P1022)	+= ddr-gen3.o -obj-$(CONFIG_P1023)	+= ddr-gen3.o -obj-$(CONFIG_P1024)	+= ddr-gen3.o -obj-$(CONFIG_P1025)	+= ddr-gen3.o -obj-$(CONFIG_P2010)	+= ddr-gen3.o -obj-$(CONFIG_P2020)	+= ddr-gen3.o -obj-$(CONFIG_PPC_P2041)	+= ddr-gen3.o -obj-$(CONFIG_PPC_P3041)	+= ddr-gen3.o -obj-$(CONFIG_PPC_P4080)	+= ddr-gen3.o -obj-$(CONFIG_PPC_P5020)	+= ddr-gen3.o -obj-$(CONFIG_PPC_P5040)	+= ddr-gen3.o -obj-$(CONFIG_PPC_T4240)	+= ddr-gen3.o -obj-$(CONFIG_PPC_T4160)	+= ddr-gen3.o -obj-$(CONFIG_PPC_B4420)	+= ddr-gen3.o -obj-$(CONFIG_PPC_B4860)	+= ddr-gen3.o -obj-$(CONFIG_BSC9131)		+= ddr-gen3.o -obj-$(CONFIG_BSC9132)		+= ddr-gen3.o -obj-$(CONFIG_PPC_T1040)	+= ddr-gen3.o -  obj-$(CONFIG_CPM2)	+= ether_fcc.o  obj-$(CONFIG_OF_LIBFDT) += fdt.o  obj-$(CONFIG_FSL_CORENET) += liodn.o @@ -89,6 +47,12 @@ obj-$(CONFIG_PPC_T4160) += t4240_ids.o  obj-$(CONFIG_PPC_B4420) += b4860_ids.o  obj-$(CONFIG_PPC_B4860) += b4860_ids.o  obj-$(CONFIG_PPC_T1040) += t1040_ids.o +obj-$(CONFIG_PPC_T1042)	+= t1040_ids.o +obj-$(CONFIG_PPC_T1020)	+= t1040_ids.o +obj-$(CONFIG_PPC_T1022)	+= t1040_ids.o +obj-$(CONFIG_PPC_T2080) += t2080_ids.o +obj-$(CONFIG_PPC_T2081) += t2080_ids.o +  obj-$(CONFIG_QE)	+= qe_io.o  obj-$(CONFIG_CPM2)	+= serial_scc.o @@ -128,6 +92,11 @@ obj-$(CONFIG_PPC_B4420) += b4860_serdes.o  obj-$(CONFIG_PPC_B4860) += b4860_serdes.o  obj-$(CONFIG_BSC9132) += bsc9132_serdes.o  obj-$(CONFIG_PPC_T1040) += t1040_serdes.o +obj-$(CONFIG_PPC_T1042)	+= t1040_serdes.o +obj-$(CONFIG_PPC_T1020)	+= t1040_serdes.o +obj-$(CONFIG_PPC_T1022)	+= t1040_serdes.o +obj-$(CONFIG_PPC_T2080) += t2080_serdes.o +obj-$(CONFIG_PPC_T2081) += t2080_serdes.o  obj-y	+= cpu.o  obj-y	+= cpu_init.o diff --git a/arch/powerpc/cpu/mpc85xx/cpu.c b/arch/powerpc/cpu/mpc85xx/cpu.c index 1a0196c7c..3e99b079c 100644 --- a/arch/powerpc/cpu/mpc85xx/cpu.c +++ b/arch/powerpc/cpu/mpc85xx/cpu.c @@ -17,12 +17,12 @@  #include <asm/cache.h>  #include <asm/io.h>  #include <asm/mmu.h> -#include <asm/fsl_ifc.h> +#include <fsl_ifc.h>  #include <asm/fsl_law.h>  #include <asm/fsl_lbc.h>  #include <post.h>  #include <asm/processor.h> -#include <asm/fsl_ddr_sdram.h> +#include <fsl_ddr_sdram.h>  DECLARE_GLOBAL_DATA_PTR; @@ -416,7 +416,7 @@ static void dump_spd_ddr_reg(void)  	int i, j, k, m;  	u8 *p_8;  	u32 *p_32; -	ccsr_ddr_t *ddr[CONFIG_NUM_DDR_CONTROLLERS]; +	struct ccsr_ddr __iomem *ddr[CONFIG_NUM_DDR_CONTROLLERS];  	generic_spd_eeprom_t  		spd[CONFIG_NUM_DDR_CONTROLLERS][CONFIG_DIMM_SLOTS_PER_CTLR]; @@ -453,21 +453,21 @@ static void dump_spd_ddr_reg(void)  	for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++) {  		switch (i) {  		case 0: -			ddr[i] = (void *)CONFIG_SYS_MPC8xxx_DDR_ADDR; +			ddr[i] = (void *)CONFIG_SYS_FSL_DDR_ADDR;  			break; -#if defined(CONFIG_SYS_MPC8xxx_DDR2_ADDR) && (CONFIG_NUM_DDR_CONTROLLERS > 1) +#if defined(CONFIG_SYS_FSL_DDR2_ADDR) && (CONFIG_NUM_DDR_CONTROLLERS > 1)  		case 1: -			ddr[i] = (void *)CONFIG_SYS_MPC8xxx_DDR2_ADDR; +			ddr[i] = (void *)CONFIG_SYS_FSL_DDR2_ADDR;  			break;  #endif -#if defined(CONFIG_SYS_MPC8xxx_DDR3_ADDR) && (CONFIG_NUM_DDR_CONTROLLERS > 2) +#if defined(CONFIG_SYS_FSL_DDR3_ADDR) && (CONFIG_NUM_DDR_CONTROLLERS > 2)  		case 2: -			ddr[i] = (void *)CONFIG_SYS_MPC8xxx_DDR3_ADDR; +			ddr[i] = (void *)CONFIG_SYS_FSL_DDR3_ADDR;  			break;  #endif -#if defined(CONFIG_SYS_MPC8xxx_DDR4_ADDR) && (CONFIG_NUM_DDR_CONTROLLERS > 3) +#if defined(CONFIG_SYS_FSL_DDR4_ADDR) && (CONFIG_NUM_DDR_CONTROLLERS > 3)  		case 3: -			ddr[i] = (void *)CONFIG_SYS_MPC8xxx_DDR4_ADDR; +			ddr[i] = (void *)CONFIG_SYS_FSL_DDR4_ADDR;  			break;  #endif  		default: @@ -482,7 +482,7 @@ static void dump_spd_ddr_reg(void)  	for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++)  		printf("     Base + 0x%04x", (u32)ddr[i] & 0xFFFF);  	puts("\n"); -	for (k = 0; k < sizeof(ccsr_ddr_t)/4; k++) { +	for (k = 0; k < sizeof(struct ccsr_ddr)/4; k++) {  		m = 0;  		printf("%6d (0x%04x)", k * 4, k * 4);  		for (i = 0; i < CONFIG_NUM_DDR_CONTROLLERS; i++) { diff --git a/arch/powerpc/cpu/mpc85xx/ddr-gen1.c b/arch/powerpc/cpu/mpc85xx/ddr-gen1.c deleted file mode 100644 index 4dd8c0b5b..000000000 --- a/arch/powerpc/cpu/mpc85xx/ddr-gen1.c +++ /dev/null @@ -1,89 +0,0 @@ -/* - * Copyright 2008 Freescale Semiconductor, Inc. - * - * This program is free software; you can redistribute it and/or - * modify it under the terms of the GNU General Public License - * Version 2 as published by the Free Software Foundation. - */ - -#include <common.h> -#include <asm/io.h> -#include <asm/fsl_ddr_sdram.h> - -#if (CONFIG_CHIP_SELECTS_PER_CTRL > 4) -#error Invalid setting for CONFIG_CHIP_SELECTS_PER_CTRL -#endif - -void fsl_ddr_set_memctl_regs(const fsl_ddr_cfg_regs_t *regs, -			     unsigned int ctrl_num, int step) -{ -	unsigned int i; -	volatile ccsr_ddr_t *ddr = (void *)CONFIG_SYS_MPC8xxx_DDR_ADDR; - -	if (ctrl_num != 0) { -		printf("%s unexpected ctrl_num = %u\n", __FUNCTION__, ctrl_num); -		return; -	} - -	for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) { -		if (i == 0) { -			out_be32(&ddr->cs0_bnds, regs->cs[i].bnds); -			out_be32(&ddr->cs0_config, regs->cs[i].config); - -		} else if (i == 1) { -			out_be32(&ddr->cs1_bnds, regs->cs[i].bnds); -			out_be32(&ddr->cs1_config, regs->cs[i].config); - -		} else if (i == 2) { -			out_be32(&ddr->cs2_bnds, regs->cs[i].bnds); -			out_be32(&ddr->cs2_config, regs->cs[i].config); - -		} else if (i == 3) { -			out_be32(&ddr->cs3_bnds, regs->cs[i].bnds); -			out_be32(&ddr->cs3_config, regs->cs[i].config); -		} -	} - -	out_be32(&ddr->timing_cfg_1, regs->timing_cfg_1); -	out_be32(&ddr->timing_cfg_2, regs->timing_cfg_2); -	out_be32(&ddr->sdram_mode, regs->ddr_sdram_mode); -	out_be32(&ddr->sdram_interval, regs->ddr_sdram_interval); -#if defined(CONFIG_MPC8555) || defined(CONFIG_MPC8541) -	out_be32(&ddr->sdram_clk_cntl, regs->ddr_sdram_clk_cntl); -#endif - -	/* -	 * 200 painful micro-seconds must elapse between -	 * the DDR clock setup and the DDR config enable. -	 */ -	udelay(200); -	asm volatile("sync;isync"); - -	out_be32(&ddr->sdram_cfg, regs->ddr_sdram_cfg); - -	asm("sync;isync;msync"); -	udelay(500); -} - -#if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER) -/* - * Initialize all of memory for ECC, then enable errors. - */ - -void -ddr_enable_ecc(unsigned int dram_size) -{ -	volatile ccsr_ddr_t *ddr= (void *)(CONFIG_SYS_MPC8xxx_DDR_ADDR); - -	dma_meminit(CONFIG_MEM_INIT_VALUE, dram_size); - -	/* -	 * Enable errors for ECC. -	 */ -	debug("DMA DDR: err_disable = 0x%08x\n", ddr->err_disable); -	ddr->err_disable = 0x00000000; -	asm("sync;isync;msync"); -	debug("DMA DDR: err_disable = 0x%08x\n", ddr->err_disable); -} - -#endif	/* CONFIG_DDR_ECC  && ! CONFIG_ECC_INIT_VIA_DDRCONTROLLER */ diff --git a/arch/powerpc/cpu/mpc85xx/ddr-gen2.c b/arch/powerpc/cpu/mpc85xx/ddr-gen2.c deleted file mode 100644 index 542bc84ac..000000000 --- a/arch/powerpc/cpu/mpc85xx/ddr-gen2.c +++ /dev/null @@ -1,95 +0,0 @@ -/* - * Copyright 2008-2011 Freescale Semiconductor, Inc. - * - * This program is free software; you can redistribute it and/or - * modify it under the terms of the GNU General Public License - * Version 2 as published by the Free Software Foundation. - */ - -#include <common.h> -#include <asm/io.h> -#include <asm/processor.h> -#include <asm/fsl_ddr_sdram.h> - -#if (CONFIG_CHIP_SELECTS_PER_CTRL > 4) -#error Invalid setting for CONFIG_CHIP_SELECTS_PER_CTRL -#endif - -void fsl_ddr_set_memctl_regs(const fsl_ddr_cfg_regs_t *regs, -			     unsigned int ctrl_num, int step) -{ -	unsigned int i; -	ccsr_ddr_t *ddr = (void *)CONFIG_SYS_MPC8xxx_DDR_ADDR; - -#if defined(CONFIG_SYS_FSL_ERRATUM_NMG_DDR120) && defined(CONFIG_MPC85xx) -	ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR); -	uint svr; -#endif - -	if (ctrl_num) { -		printf("%s unexpected ctrl_num = %u\n", __FUNCTION__, ctrl_num); -		return; -	} - -#ifdef CONFIG_SYS_FSL_ERRATUM_NMG_DDR120 -	/* -	 * Set the DDR IO receiver to an acceptable bias point. -	 * Fixed in Rev 2.1. -	 */ -	svr = get_svr(); -	if ((SVR_MAJ(svr) == 1) || IS_SVR_REV(svr, 2, 0)) { -		if ((regs->ddr_sdram_cfg & SDRAM_CFG_SDRAM_TYPE_MASK) == -		   SDRAM_CFG_SDRAM_TYPE_DDR2) -			out_be32(&gur->ddrioovcr, 0x90000000); -		else -			out_be32(&gur->ddrioovcr, 0xA8000000); -	} -#endif - -	for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) { -		if (i == 0) { -			out_be32(&ddr->cs0_bnds, regs->cs[i].bnds); -			out_be32(&ddr->cs0_config, regs->cs[i].config); - -		} else if (i == 1) { -			out_be32(&ddr->cs1_bnds, regs->cs[i].bnds); -			out_be32(&ddr->cs1_config, regs->cs[i].config); - -		} else if (i == 2) { -			out_be32(&ddr->cs2_bnds, regs->cs[i].bnds); -			out_be32(&ddr->cs2_config, regs->cs[i].config); - -		} else if (i == 3) { -			out_be32(&ddr->cs3_bnds, regs->cs[i].bnds); -			out_be32(&ddr->cs3_config, regs->cs[i].config); -		} -	} - -	out_be32(&ddr->timing_cfg_3, regs->timing_cfg_3); -	out_be32(&ddr->timing_cfg_0, regs->timing_cfg_0); -	out_be32(&ddr->timing_cfg_1, regs->timing_cfg_1); -	out_be32(&ddr->timing_cfg_2, regs->timing_cfg_2); -	out_be32(&ddr->sdram_cfg_2, regs->ddr_sdram_cfg_2); -	out_be32(&ddr->sdram_mode, regs->ddr_sdram_mode); -	out_be32(&ddr->sdram_mode_2, regs->ddr_sdram_mode_2); -	out_be32(&ddr->sdram_md_cntl, regs->ddr_sdram_md_cntl); -	out_be32(&ddr->sdram_interval, regs->ddr_sdram_interval); -	out_be32(&ddr->sdram_data_init, regs->ddr_data_init); -	out_be32(&ddr->sdram_clk_cntl, regs->ddr_sdram_clk_cntl); -	out_be32(&ddr->init_addr, regs->ddr_init_addr); -	out_be32(&ddr->init_ext_addr, regs->ddr_init_ext_addr); - -	/* -	 * 200 painful micro-seconds must elapse between -	 * the DDR clock setup and the DDR config enable. -	 */ -	udelay(200); -	asm volatile("sync;isync"); - -	out_be32(&ddr->sdram_cfg, regs->ddr_sdram_cfg); - -	/* Poll DDR_SDRAM_CFG_2[D_INIT] bit until auto-data init is done.  */ -	while (in_be32(&ddr->sdram_cfg_2) & 0x10) { -		udelay(10000);		/* throttle polling rate */ -	} -} diff --git a/arch/powerpc/cpu/mpc85xx/ddr-gen3.c b/arch/powerpc/cpu/mpc85xx/ddr-gen3.c deleted file mode 100644 index 1be51d330..000000000 --- a/arch/powerpc/cpu/mpc85xx/ddr-gen3.c +++ /dev/null @@ -1,464 +0,0 @@ -/* - * Copyright 2008-2012 Freescale Semiconductor, Inc. - * - * This program is free software; you can redistribute it and/or - * modify it under the terms of the GNU General Public License - * Version 2 as published by the Free Software Foundation. - */ - -#include <common.h> -#include <asm/io.h> -#include <asm/fsl_ddr_sdram.h> -#include <asm/processor.h> - -#if (CONFIG_CHIP_SELECTS_PER_CTRL > 4) -#error Invalid setting for CONFIG_CHIP_SELECTS_PER_CTRL -#endif - - -/* - * regs has the to-be-set values for DDR controller registers - * ctrl_num is the DDR controller number - * step: 0 goes through the initialization in one pass - *       1 sets registers and returns before enabling controller - *       2 resumes from step 1 and continues to initialize - * Dividing the initialization to two steps to deassert DDR reset signal - * to comply with JEDEC specs for RDIMMs. - */ -void fsl_ddr_set_memctl_regs(const fsl_ddr_cfg_regs_t *regs, -			     unsigned int ctrl_num, int step) -{ -	unsigned int i, bus_width; -	volatile ccsr_ddr_t *ddr; -	u32 temp_sdram_cfg; -	u32 total_gb_size_per_controller; -	int timeout; -#ifdef CONFIG_SYS_FSL_ERRATUM_DDR111_DDR134 -	int timeout_save; -	volatile ccsr_local_ecm_t *ecm = (void *)CONFIG_SYS_MPC85xx_ECM_ADDR; -	unsigned int csn_bnds_backup = 0, cs_sa, cs_ea, *csn_bnds_t; -	int csn = -1; -#endif - -	switch (ctrl_num) { -	case 0: -		ddr = (void *)CONFIG_SYS_MPC8xxx_DDR_ADDR; -		break; -#if defined(CONFIG_SYS_MPC8xxx_DDR2_ADDR) && (CONFIG_NUM_DDR_CONTROLLERS > 1) -	case 1: -		ddr = (void *)CONFIG_SYS_MPC8xxx_DDR2_ADDR; -		break; -#endif -#if defined(CONFIG_SYS_MPC8xxx_DDR3_ADDR) && (CONFIG_NUM_DDR_CONTROLLERS > 2) -	case 2: -		ddr = (void *)CONFIG_SYS_MPC8xxx_DDR3_ADDR; -		break; -#endif -#if defined(CONFIG_SYS_MPC8xxx_DDR4_ADDR) && (CONFIG_NUM_DDR_CONTROLLERS > 3) -	case 3: -		ddr = (void *)CONFIG_SYS_MPC8xxx_DDR4_ADDR; -		break; -#endif -	default: -		printf("%s unexpected ctrl_num = %u\n", __FUNCTION__, ctrl_num); -		return; -	} - -	if (step == 2) -		goto step2; - -	if (regs->ddr_eor) -		out_be32(&ddr->eor, regs->ddr_eor); -#ifdef CONFIG_SYS_FSL_ERRATUM_DDR111_DDR134 -	debug("Workaround for ERRATUM_DDR111_DDR134\n"); -	for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) { -		cs_sa = (regs->cs[i].bnds >> 16) & 0xfff; -		cs_ea = regs->cs[i].bnds & 0xfff; -		if ((cs_sa <= 0xff) && (cs_ea >= 0xff)) { -			csn = i; -			csn_bnds_backup = regs->cs[i].bnds; -			csn_bnds_t = (unsigned int *) ®s->cs[i].bnds; -			if (cs_ea > 0xeff) -				*csn_bnds_t = regs->cs[i].bnds + 0x01000000; -			else -				*csn_bnds_t = regs->cs[i].bnds + 0x01000100; -			debug("Found cs%d_bns (0x%08x) covering 0xff000000, " -				"change it to 0x%x\n", -				csn, csn_bnds_backup, regs->cs[i].bnds); -			break; -		} -	} -#endif -	for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) { -		if (i == 0) { -			out_be32(&ddr->cs0_bnds, regs->cs[i].bnds); -			out_be32(&ddr->cs0_config, regs->cs[i].config); -			out_be32(&ddr->cs0_config_2, regs->cs[i].config_2); - -		} else if (i == 1) { -			out_be32(&ddr->cs1_bnds, regs->cs[i].bnds); -			out_be32(&ddr->cs1_config, regs->cs[i].config); -			out_be32(&ddr->cs1_config_2, regs->cs[i].config_2); - -		} else if (i == 2) { -			out_be32(&ddr->cs2_bnds, regs->cs[i].bnds); -			out_be32(&ddr->cs2_config, regs->cs[i].config); -			out_be32(&ddr->cs2_config_2, regs->cs[i].config_2); - -		} else if (i == 3) { -			out_be32(&ddr->cs3_bnds, regs->cs[i].bnds); -			out_be32(&ddr->cs3_config, regs->cs[i].config); -			out_be32(&ddr->cs3_config_2, regs->cs[i].config_2); -		} -	} - -	out_be32(&ddr->timing_cfg_3, regs->timing_cfg_3); -	out_be32(&ddr->timing_cfg_0, regs->timing_cfg_0); -	out_be32(&ddr->timing_cfg_1, regs->timing_cfg_1); -	out_be32(&ddr->timing_cfg_2, regs->timing_cfg_2); -	out_be32(&ddr->sdram_cfg_2, regs->ddr_sdram_cfg_2); -	out_be32(&ddr->sdram_mode, regs->ddr_sdram_mode); -	out_be32(&ddr->sdram_mode_2, regs->ddr_sdram_mode_2); -	out_be32(&ddr->sdram_mode_3, regs->ddr_sdram_mode_3); -	out_be32(&ddr->sdram_mode_4, regs->ddr_sdram_mode_4); -	out_be32(&ddr->sdram_mode_5, regs->ddr_sdram_mode_5); -	out_be32(&ddr->sdram_mode_6, regs->ddr_sdram_mode_6); -	out_be32(&ddr->sdram_mode_7, regs->ddr_sdram_mode_7); -	out_be32(&ddr->sdram_mode_8, regs->ddr_sdram_mode_8); -	out_be32(&ddr->sdram_md_cntl, regs->ddr_sdram_md_cntl); -	out_be32(&ddr->sdram_interval, regs->ddr_sdram_interval); -	out_be32(&ddr->sdram_data_init, regs->ddr_data_init); -	out_be32(&ddr->sdram_clk_cntl, regs->ddr_sdram_clk_cntl); -	out_be32(&ddr->init_addr, regs->ddr_init_addr); -	out_be32(&ddr->init_ext_addr, regs->ddr_init_ext_addr); - -	out_be32(&ddr->timing_cfg_4, regs->timing_cfg_4); -	out_be32(&ddr->timing_cfg_5, regs->timing_cfg_5); -	out_be32(&ddr->ddr_zq_cntl, regs->ddr_zq_cntl); -	out_be32(&ddr->ddr_wrlvl_cntl, regs->ddr_wrlvl_cntl); -#ifndef CONFIG_SYS_FSL_DDR_EMU -	/* -	 * Skip these two registers if running on emulator -	 * because emulator doesn't have skew between bytes. -	 */ - -	if (regs->ddr_wrlvl_cntl_2) -		out_be32(&ddr->ddr_wrlvl_cntl_2, regs->ddr_wrlvl_cntl_2); -	if (regs->ddr_wrlvl_cntl_3) -		out_be32(&ddr->ddr_wrlvl_cntl_3, regs->ddr_wrlvl_cntl_3); -#endif - -	out_be32(&ddr->ddr_sr_cntr, regs->ddr_sr_cntr); -	out_be32(&ddr->ddr_sdram_rcw_1, regs->ddr_sdram_rcw_1); -	out_be32(&ddr->ddr_sdram_rcw_2, regs->ddr_sdram_rcw_2); -	out_be32(&ddr->ddr_cdr1, regs->ddr_cdr1); -	out_be32(&ddr->ddr_cdr2, regs->ddr_cdr2); -	out_be32(&ddr->err_disable, regs->err_disable); -	out_be32(&ddr->err_int_en, regs->err_int_en); -	for (i = 0; i < 32; i++) { -		if (regs->debug[i]) { -			debug("Write to debug_%d as %08x\n", i+1, regs->debug[i]); -			out_be32(&ddr->debug[i], regs->debug[i]); -		} -	} -#ifdef CONFIG_SYS_FSL_ERRATUM_A_004934 -	out_be32(&ddr->debug[28], 0x30003000); -#endif - -#ifdef CONFIG_SYS_FSL_ERRATUM_DDR_A003474 -	out_be32(&ddr->debug[12], 0x00000015); -	out_be32(&ddr->debug[21], 0x24000000); -#endif /* CONFIG_SYS_FSL_ERRATUM_DDR_A003474 */ - -	/* -	 * For RDIMMs, JEDEC spec requires clocks to be stable before reset is -	 * deasserted. Clocks start when any chip select is enabled and clock -	 * control register is set. Because all DDR components are connected to -	 * one reset signal, this needs to be done in two steps. Step 1 is to -	 * get the clocks started. Step 2 resumes after reset signal is -	 * deasserted. -	 */ -	if (step == 1) { -		udelay(200); -		return; -	} - -step2: -	/* Set, but do not enable the memory */ -	temp_sdram_cfg = regs->ddr_sdram_cfg; -	temp_sdram_cfg &= ~(SDRAM_CFG_MEM_EN); -	out_be32(&ddr->sdram_cfg, temp_sdram_cfg); -#ifdef CONFIG_SYS_FSL_ERRATUM_DDR_A003 -	debug("Workaround for ERRATUM_DDR_A003\n"); -	if (regs->ddr_sdram_rcw_2 & 0x00f00000) { -		out_be32(&ddr->timing_cfg_2, regs->timing_cfg_2 & 0xf07fffff); -		out_be32(&ddr->debug[2], 0x00000400); -		out_be32(&ddr->ddr_zq_cntl, regs->ddr_zq_cntl & 0x7fffffff); -		out_be32(&ddr->ddr_wrlvl_cntl, regs->ddr_wrlvl_cntl & 0x7fffffff); -		out_be32(&ddr->sdram_cfg_2, regs->ddr_sdram_cfg_2 & 0xffffffeb); -		out_be32(&ddr->mtcr, 0); -		out_be32(&ddr->debug[12], 0x00000015); -		out_be32(&ddr->debug[21], 0x24000000); -		out_be32(&ddr->sdram_interval, regs->ddr_sdram_interval & 0xffff); -		out_be32(&ddr->sdram_cfg, temp_sdram_cfg | SDRAM_CFG_BI | SDRAM_CFG_MEM_EN); - -		asm volatile("sync;isync"); -		while (!(in_be32(&ddr->debug[1]) & 0x2)) -			; - -		switch (regs->ddr_sdram_rcw_2 & 0x00f00000) { -		case 0x00000000: -			out_be32(&ddr->sdram_md_cntl, -				MD_CNTL_MD_EN		| -				MD_CNTL_CS_SEL_CS0_CS1	| -				0x04000000		| -				MD_CNTL_WRCW		| -				MD_CNTL_MD_VALUE(0x02)); -			break; -		case 0x00100000: -			out_be32(&ddr->sdram_md_cntl, -				MD_CNTL_MD_EN		| -				MD_CNTL_CS_SEL_CS0_CS1	| -				0x04000000		| -				MD_CNTL_WRCW		| -				MD_CNTL_MD_VALUE(0x0a)); -			break; -		case 0x00200000: -			out_be32(&ddr->sdram_md_cntl, -				MD_CNTL_MD_EN		| -				MD_CNTL_CS_SEL_CS0_CS1	| -				0x04000000		| -				MD_CNTL_WRCW		| -				MD_CNTL_MD_VALUE(0x12)); -			break; -		case 0x00300000: -			out_be32(&ddr->sdram_md_cntl, -				MD_CNTL_MD_EN		| -				MD_CNTL_CS_SEL_CS0_CS1	| -				0x04000000		| -				MD_CNTL_WRCW		| -				MD_CNTL_MD_VALUE(0x1a)); -			break; -		default: -			out_be32(&ddr->sdram_md_cntl, -				MD_CNTL_MD_EN		| -				MD_CNTL_CS_SEL_CS0_CS1	| -				0x04000000		| -				MD_CNTL_WRCW		| -				MD_CNTL_MD_VALUE(0x02)); -			printf("Unsupported RC10\n"); -			break; -		} - -		while (in_be32(&ddr->sdram_md_cntl) & 0x80000000) -			; -		udelay(6); -		out_be32(&ddr->sdram_cfg, temp_sdram_cfg); -		out_be32(&ddr->timing_cfg_2, regs->timing_cfg_2); -		out_be32(&ddr->debug[2], 0x0); -		out_be32(&ddr->ddr_zq_cntl, regs->ddr_zq_cntl); -		out_be32(&ddr->ddr_wrlvl_cntl, regs->ddr_wrlvl_cntl); -		out_be32(&ddr->sdram_cfg_2, regs->ddr_sdram_cfg_2); -		out_be32(&ddr->debug[12], 0x0); -		out_be32(&ddr->debug[21], 0x0); -		out_be32(&ddr->sdram_interval, regs->ddr_sdram_interval); - -	} -#endif -	/* -	 * For 8572 DDR1 erratum - DDR controller may enter illegal state -	 * when operatiing in 32-bit bus mode with 4-beat bursts, -	 * This erratum does not affect DDR3 mode, only for DDR2 mode. -	 */ -#ifdef CONFIG_SYS_FSL_ERRATUM_DDR_115 -	debug("Workaround for ERRATUM_DDR_115\n"); -	if ((((in_be32(&ddr->sdram_cfg) >> 24) & 0x7) == SDRAM_TYPE_DDR2) -	    && in_be32(&ddr->sdram_cfg) & 0x80000) { -		/* set DEBUG_1[31] */ -		setbits_be32(&ddr->debug[0], 1); -	} -#endif -#ifdef CONFIG_SYS_FSL_ERRATUM_DDR111_DDR134 -	debug("Workaround for ERRATUM_DDR111_DDR134\n"); -	/* -	 * This is the combined workaround for DDR111 and DDR134 -	 * following the published errata for MPC8572 -	 */ - -	/* 1. Set EEBACR[3] */ -	setbits_be32(&ecm->eebacr, 0x10000000); -	debug("Setting EEBACR[3] to 0x%08x\n", in_be32(&ecm->eebacr)); - -	/* 2. Set DINIT in SDRAM_CFG_2*/ -	setbits_be32(&ddr->sdram_cfg_2, SDRAM_CFG2_D_INIT); -	debug("Setting sdram_cfg_2[D_INIT] to 0x%08x\n", -		in_be32(&ddr->sdram_cfg_2)); - -	/* 3. Set DEBUG_3[21] */ -	setbits_be32(&ddr->debug[2], 0x400); -	debug("Setting DEBUG_3[21] to 0x%08x\n", in_be32(&ddr->debug[2])); - -#endif	/* part 1 of the workaound */ - -	/* -	 * 500 painful micro-seconds must elapse between -	 * the DDR clock setup and the DDR config enable. -	 * DDR2 need 200 us, and DDR3 need 500 us from spec, -	 * we choose the max, that is 500 us for all of case. -	 */ -	udelay(500); -	asm volatile("sync;isync"); - -	/* Let the controller go */ -	temp_sdram_cfg = in_be32(&ddr->sdram_cfg) & ~SDRAM_CFG_BI; -	out_be32(&ddr->sdram_cfg, temp_sdram_cfg | SDRAM_CFG_MEM_EN); -	asm volatile("sync;isync"); - -	total_gb_size_per_controller = 0; -	for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) { -		if (!(regs->cs[i].config & 0x80000000)) -			continue; -		total_gb_size_per_controller += 1 << ( -			((regs->cs[i].config >> 14) & 0x3) + 2 + -			((regs->cs[i].config >> 8) & 0x7) + 12 + -			((regs->cs[i].config >> 0) & 0x7) + 8 + -			3 - ((regs->ddr_sdram_cfg >> 19) & 0x3) - -			26);			/* minus 26 (count of 64M) */ -	} -	if (fsl_ddr_get_intl3r() & 0x80000000)	/* 3-way interleaving */ -		total_gb_size_per_controller *= 3; -	else if (regs->cs[0].config & 0x20000000) /* 2-way interleaving */ -		total_gb_size_per_controller <<= 1; -	/* -	 * total memory / bus width = transactions needed -	 * transactions needed / data rate = seconds -	 * to add plenty of buffer, double the time -	 * For example, 2GB on 666MT/s 64-bit bus takes about 402ms -	 * Let's wait for 800ms -	 */ -	bus_width = 3 - ((ddr->sdram_cfg & SDRAM_CFG_DBW_MASK) -			>> SDRAM_CFG_DBW_SHIFT); -	timeout = ((total_gb_size_per_controller << (6 - bus_width)) * 100 / -		(get_ddr_freq(0) >> 20)) << 1; -#ifdef CONFIG_SYS_FSL_ERRATUM_DDR111_DDR134 -	timeout_save = timeout; -#endif -	total_gb_size_per_controller >>= 4;	/* shift down to gb size */ -	debug("total %d GB\n", total_gb_size_per_controller); -	debug("Need to wait up to %d * 10ms\n", timeout); - -	/* Poll DDR_SDRAM_CFG_2[D_INIT] bit until auto-data init is done.  */ -	while ((in_be32(&ddr->sdram_cfg_2) & SDRAM_CFG2_D_INIT) && -		(timeout >= 0)) { -		udelay(10000);		/* throttle polling rate */ -		timeout--; -	} - -	if (timeout <= 0) -		printf("Waiting for D_INIT timeout. Memory may not work.\n"); - -#ifdef CONFIG_SYS_FSL_ERRATUM_DDR111_DDR134 -	/* continue this workaround */ - -	/* 4. Clear DEBUG3[21] */ -	clrbits_be32(&ddr->debug[2], 0x400); -	debug("Clearing D3[21] to 0x%08x\n", in_be32(&ddr->debug[2])); - -	/* DDR134 workaround starts */ -	/* A: Clear sdram_cfg_2[odt_cfg] */ -	clrbits_be32(&ddr->sdram_cfg_2, SDRAM_CFG2_ODT_CFG_MASK); -	debug("Clearing SDRAM_CFG2[ODT_CFG] to 0x%08x\n", -		in_be32(&ddr->sdram_cfg_2)); - -	/* B: Set DEBUG1[15] */ -	setbits_be32(&ddr->debug[0], 0x10000); -	debug("Setting D1[15] to 0x%08x\n", in_be32(&ddr->debug[0])); - -	/* C: Set timing_cfg_2[cpo] to 0b11111 */ -	setbits_be32(&ddr->timing_cfg_2, TIMING_CFG_2_CPO_MASK); -	debug("Setting TMING_CFG_2[CPO] to 0x%08x\n", -		in_be32(&ddr->timing_cfg_2)); - -	/* D: Set D6 to 0x9f9f9f9f */ -	out_be32(&ddr->debug[5], 0x9f9f9f9f); -	debug("Setting D6 to 0x%08x\n", in_be32(&ddr->debug[5])); - -	/* E: Set D7 to 0x9f9f9f9f */ -	out_be32(&ddr->debug[6], 0x9f9f9f9f); -	debug("Setting D7 to 0x%08x\n", in_be32(&ddr->debug[6])); - -	/* F: Set D2[20] */ -	setbits_be32(&ddr->debug[1], 0x800); -	debug("Setting D2[20] to 0x%08x\n", in_be32(&ddr->debug[1])); - -	/* G: Poll on D2[20] until cleared */ -	while (in_be32(&ddr->debug[1]) & 0x800) -		udelay(10000);          /* throttle polling rate */ - -	/* H: Clear D1[15] */ -	clrbits_be32(&ddr->debug[0], 0x10000); -	debug("Setting D1[15] to 0x%08x\n", in_be32(&ddr->debug[0])); - -	/* I: Set sdram_cfg_2[odt_cfg] */ -	setbits_be32(&ddr->sdram_cfg_2, -		regs->ddr_sdram_cfg_2 & SDRAM_CFG2_ODT_CFG_MASK); -	debug("Setting sdram_cfg_2 to 0x%08x\n", in_be32(&ddr->sdram_cfg_2)); - -	/* Continuing with the DDR111 workaround */ -	/* 5. Set D2[21] */ -	setbits_be32(&ddr->debug[1], 0x400); -	debug("Setting D2[21] to 0x%08x\n", in_be32(&ddr->debug[1])); - -	/* 6. Poll D2[21] until its cleared */ -	while (in_be32(&ddr->debug[1]) & 0x400) -		udelay(10000);          /* throttle polling rate */ - -	/* 7. Wait for state machine 2nd run, roughly 400ms/GB */ -	debug("Wait for %d * 10ms\n", timeout_save); -	udelay(timeout_save * 10000); - -	/* 8. Set sdram_cfg_2[dinit] if options requires */ -	setbits_be32(&ddr->sdram_cfg_2, -		regs->ddr_sdram_cfg_2 & SDRAM_CFG2_D_INIT); -	debug("Setting sdram_cfg_2 to 0x%08x\n", in_be32(&ddr->sdram_cfg_2)); - -	/* 9. Poll until dinit is cleared */ -	timeout = timeout_save; -	debug("Need to wait up to %d * 10ms\n", timeout); -	while ((in_be32(&ddr->sdram_cfg_2) & SDRAM_CFG2_D_INIT) && -		(timeout >= 0)) { -		udelay(10000);		/* throttle polling rate */ -		timeout--; -	} - -	if (timeout <= 0) -		printf("Waiting for D_INIT timeout. Memory may not work.\n"); - -	/* 10. Clear EEBACR[3] */ -	clrbits_be32(&ecm->eebacr, 10000000); -	debug("Clearing EEBACR[3] to 0x%08x\n", in_be32(&ecm->eebacr)); - -	if (csn != -1) { -		csn_bnds_t = (unsigned int *) ®s->cs[csn].bnds; -		*csn_bnds_t = csn_bnds_backup; -		debug("Change cs%d_bnds back to 0x%08x\n", -			csn, regs->cs[csn].bnds); -		setbits_be32(&ddr->sdram_cfg, 0x2);	/* MEM_HALT */ -		switch (csn) { -		case 0: -			out_be32(&ddr->cs0_bnds, regs->cs[csn].bnds); -			break; -		case 1: -			out_be32(&ddr->cs1_bnds, regs->cs[csn].bnds); -			break; -		case 2: -			out_be32(&ddr->cs2_bnds, regs->cs[csn].bnds); -			break; -		case 3: -			out_be32(&ddr->cs3_bnds, regs->cs[csn].bnds); -			break; -		} -		clrbits_be32(&ddr->sdram_cfg, 0x2); -	} -#endif /* CONFIG_SYS_FSL_ERRATUM_DDR111_DDR134 */ -} diff --git a/arch/powerpc/cpu/mpc85xx/fdt.c b/arch/powerpc/cpu/mpc85xx/fdt.c index 2ccd9c7b9..33bc90016 100644 --- a/arch/powerpc/cpu/mpc85xx/fdt.c +++ b/arch/powerpc/cpu/mpc85xx/fdt.c @@ -586,6 +586,7 @@ void ft_cpu_setup(void *blob, bd_t *bd)  {  	int off;  	int val; +	int len;  	sys_info_t sysinfo;  	/* delete crypto node if not on an E-processor */ @@ -615,8 +616,8 @@ void ft_cpu_setup(void *blob, bd_t *bd)  	get_sys_info(&sysinfo);  	off = fdt_node_offset_by_prop_value(blob, -1, "device_type", "cpu", 4);  	while (off != -FDT_ERR_NOTFOUND) { -		u32 *reg = (u32 *)fdt_getprop(blob, off, "reg", 0); -		val = cpu_to_fdt32(sysinfo.freq_processor[*reg]); +		u32 *reg = (u32 *)fdt_getprop(blob, off, "reg", &len); +		val = cpu_to_fdt32(sysinfo.freq_processor[(*reg) / (len / 4)]);  		fdt_setprop(blob, off, "clock-frequency", &val, 4);  		off = fdt_node_offset_by_prop_value(blob, off, "device_type",  							"cpu", 4); diff --git a/arch/powerpc/cpu/mpc85xx/liodn.c b/arch/powerpc/cpu/mpc85xx/liodn.c index 4b00da9f7..19e130e87 100644 --- a/arch/powerpc/cpu/mpc85xx/liodn.c +++ b/arch/powerpc/cpu/mpc85xx/liodn.c @@ -239,9 +239,9 @@ static void fdt_fixup_srio_liodn(void *blob, struct srio_liodn_id_table *tbl)  #endif  #define CONFIG_SYS_MAX_PCI_EPS		8 -#define CONFIG_SYS_PCI_EP_LIODN_START	256 -static void fdt_fixup_pci_liodn_offsets(void *fdt, const char *compat) +static void fdt_fixup_pci_liodn_offsets(void *fdt, const char *compat, +					int ep_liodn_start)  {  	int off, pci_idx = 0, pci_cnt = 0, i, rc;  	const uint32_t *base_liodn; @@ -271,7 +271,7 @@ static void fdt_fixup_pci_liodn_offsets(void *fdt, const char *compat)  			continue;  		}  		for (i = 0; i < CONFIG_SYS_MAX_PCI_EPS; i++) -			liodn_offs[i + 1] = CONFIG_SYS_PCI_EP_LIODN_START + +			liodn_offs[i + 1] = ep_liodn_start +  					i * pci_cnt + pci_idx - *base_liodn;  		rc = fdt_setprop(fdt, off, "fsl,liodn-offset-list",  				 liodn_offs, sizeof(liodn_offs)); @@ -338,5 +338,22 @@ void fdt_fixup_liodn(void *blob)  	fdt_fixup_liodn_tbl(blob, rman_liodn_tbl, rman_liodn_tbl_sz);  #endif -	fdt_fixup_pci_liodn_offsets(blob, "fsl,qoriq-pcie-v2.4"); +	ccsr_pcix_t *pcix = (ccsr_pcix_t *)CONFIG_SYS_PCIE1_ADDR; +	int pci_ver = pcix->ipver1 & 0xffff, liodn_base = 0; + +	if (pci_ver >= 0x0204) { +		if (pci_ver >= 0x0300) +			liodn_base = 1024; +		else +			liodn_base = 256; +	} + +	if (liodn_base) { +		char compat[32]; + +		sprintf(compat, "fsl,qoriq-pcie-v%d.%d", +			(pci_ver & 0xff00) >> 8, pci_ver & 0xff); +		fdt_fixup_pci_liodn_offsets(blob, compat, liodn_base); +		fdt_fixup_pci_liodn_offsets(blob, "fsl,qoriq-pcie", liodn_base); +	}  } diff --git a/arch/powerpc/cpu/mpc85xx/mp.c b/arch/powerpc/cpu/mpc85xx/mp.c index 5f198eb30..88c8e6593 100644 --- a/arch/powerpc/cpu/mpc85xx/mp.c +++ b/arch/powerpc/cpu/mpc85xx/mp.c @@ -11,7 +11,7 @@  #include <asm/io.h>  #include <asm/mmu.h>  #include <asm/fsl_law.h> -#include <asm/fsl_ddr_sdram.h> +#include <fsl_ddr_sdram.h>  #include "mp.h"  DECLARE_GLOBAL_DATA_PTR; diff --git a/arch/powerpc/cpu/mpc85xx/speed.c b/arch/powerpc/cpu/mpc85xx/speed.c index d08a8d212..1a58a194f 100644 --- a/arch/powerpc/cpu/mpc85xx/speed.c +++ b/arch/powerpc/cpu/mpc85xx/speed.c @@ -122,7 +122,7 @@ void get_sys_info(sys_info_t *sys_info)  		sys_info->freq_processor[cpu] =  			 freq_c_pll[cplx_pll] / core_cplx_pll_div[c_pll_sel];  	} -#ifdef CONFIG_PPC_B4860 +#if defined(CONFIG_PPC_B4860) || defined(CONFIG_PPC_T2080)  #define FM1_CLK_SEL	0xe0000000  #define FM1_CLK_SHIFT	29  #else diff --git a/arch/powerpc/cpu/mpc85xx/spl_minimal.c b/arch/powerpc/cpu/mpc85xx/spl_minimal.c index 199b33e3b..9e4c6c907 100644 --- a/arch/powerpc/cpu/mpc85xx/spl_minimal.c +++ b/arch/powerpc/cpu/mpc85xx/spl_minimal.c @@ -7,7 +7,7 @@  #include <common.h>  #include <asm/processor.h>  #include <asm/global_data.h> -#include <asm/fsl_ifc.h> +#include <fsl_ifc.h>  #include <asm/io.h>  DECLARE_GLOBAL_DATA_PTR; diff --git a/arch/powerpc/cpu/mpc85xx/t2080_ids.c b/arch/powerpc/cpu/mpc85xx/t2080_ids.c new file mode 100644 index 000000000..068e1f26b --- /dev/null +++ b/arch/powerpc/cpu/mpc85xx/t2080_ids.c @@ -0,0 +1,142 @@ +/* + * Copyright 2013 Freescale Semiconductor, Inc. + * + * SPDX-License-Identifier:     GPL-2.0+ + */ + +#include <common.h> +#include <asm/fsl_portals.h> +#include <asm/fsl_liodn.h> + +#ifdef CONFIG_SYS_DPAA_QBMAN +struct qportal_info qp_info[CONFIG_SYS_QMAN_NUM_PORTALS] = { +	/* dqrr liodn, frame data liodn, liodn off, sdest */ +	SET_QP_INFO(1, 27, 1, 0), +	SET_QP_INFO(2, 28, 1, 0), +	SET_QP_INFO(3, 29, 1, 1), +	SET_QP_INFO(4, 30, 1, 1), +	SET_QP_INFO(5, 31, 1, 2), +	SET_QP_INFO(6, 32, 1, 2), +	SET_QP_INFO(7, 33, 1, 3), +	SET_QP_INFO(8, 34, 1, 3), +	SET_QP_INFO(9, 35, 1, 0), +	SET_QP_INFO(10, 36, 1, 0), +	SET_QP_INFO(11, 37, 1, 1), +	SET_QP_INFO(12, 38, 1, 1), +	SET_QP_INFO(13, 39, 1, 2), +	SET_QP_INFO(14, 40, 1, 2), +	SET_QP_INFO(15, 41, 1, 3), +	SET_QP_INFO(16, 42, 1, 3), +	SET_QP_INFO(17, 43, 1, 0), +	SET_QP_INFO(18, 44, 1, 0), +}; +#endif + +#ifdef CONFIG_SYS_SRIO +struct srio_liodn_id_table srio_liodn_tbl[] = { +	SET_SRIO_LIODN_BASE(1, 307), +	SET_SRIO_LIODN_BASE(2, 387), +}; +int srio_liodn_tbl_sz = ARRAY_SIZE(srio_liodn_tbl); +#endif + +struct liodn_id_table liodn_tbl[] = { +#ifdef CONFIG_SYS_DPAA_QBMAN +	SET_QMAN_LIODN(62), +	SET_BMAN_LIODN(63), +#endif + +	SET_SDHC_LIODN(1, 552), + +	SET_PME_LIODN(117), + +	SET_USB_LIODN(1, "fsl-usb2-mph", 553), +	SET_USB_LIODN(2, "fsl-usb2-dr", 554), + +	SET_SATA_LIODN(1, 555), +	SET_SATA_LIODN(2, 556), + +	SET_PCI_LIODN_BASE(CONFIG_SYS_FSL_PCIE_COMPAT, 1, 148), +	SET_PCI_LIODN_BASE(CONFIG_SYS_FSL_PCIE_COMPAT, 2, 228), +	SET_PCI_LIODN_BASE(CONFIG_SYS_FSL_PCIE_COMPAT, 3, 308), +	SET_PCI_LIODN_BASE(CONFIG_SYS_FSL_PCIE_COMPAT, 4, 388), + +	SET_DMA_LIODN(1, 147), +	SET_DMA_LIODN(2, 227), +	SET_DMA_LIODN(3, 226), + +	SET_GUTS_LIODN("fsl,rapidio-delta", 199, rio1liodnr, 0), +	SET_GUTS_LIODN(NULL, 200, rio2liodnr, 0), +	SET_GUTS_LIODN(NULL, 201, rio1maintliodnr, 0), +	SET_GUTS_LIODN(NULL, 202, rio2maintliodnr, 0), + +#ifdef CONFIG_SYS_PMAN +	SET_PMAN_LIODN(1, 513), +	SET_PMAN_LIODN(2, 514), +	SET_PMAN_LIODN(3, 515), +#endif + +	/* SET_NEXUS_LIODN(557), -- not yet implemented */ +}; +int liodn_tbl_sz = ARRAY_SIZE(liodn_tbl); + +#ifdef CONFIG_SYS_DPAA_FMAN +struct liodn_id_table fman1_liodn_tbl[] = { +	SET_FMAN_RX_1G_LIODN(1, 0, 88), +	SET_FMAN_RX_1G_LIODN(1, 1, 89), +	SET_FMAN_RX_1G_LIODN(1, 2, 90), +	SET_FMAN_RX_1G_LIODN(1, 3, 91), +	SET_FMAN_RX_1G_LIODN(1, 4, 92), +	SET_FMAN_RX_1G_LIODN(1, 5, 93), +	SET_FMAN_RX_10G_LIODN(1, 0, 94), +	SET_FMAN_RX_10G_LIODN(1, 1, 95), +}; +int fman1_liodn_tbl_sz = ARRAY_SIZE(fman1_liodn_tbl); +#endif + +struct liodn_id_table sec_liodn_tbl[] = { +	SET_SEC_JR_LIODN_ENTRY(0, 454, 458), +	SET_SEC_JR_LIODN_ENTRY(1, 455, 459), +	SET_SEC_JR_LIODN_ENTRY(2, 456, 460), +	SET_SEC_JR_LIODN_ENTRY(3, 457, 461), +	SET_SEC_RTIC_LIODN_ENTRY(a, 453), +	SET_SEC_RTIC_LIODN_ENTRY(b, 549), +	SET_SEC_RTIC_LIODN_ENTRY(c, 550), +	SET_SEC_RTIC_LIODN_ENTRY(d, 551), +	SET_SEC_DECO_LIODN_ENTRY(0, 541, 610), +	SET_SEC_DECO_LIODN_ENTRY(1, 542, 611), +	SET_SEC_DECO_LIODN_ENTRY(2, 543, 612), +	SET_SEC_DECO_LIODN_ENTRY(3, 544, 613), +	SET_SEC_DECO_LIODN_ENTRY(4, 545, 614), +	SET_SEC_DECO_LIODN_ENTRY(5, 546, 615), +	SET_SEC_DECO_LIODN_ENTRY(6, 547, 616), +	SET_SEC_DECO_LIODN_ENTRY(7, 548, 617), +}; +int sec_liodn_tbl_sz = ARRAY_SIZE(sec_liodn_tbl); + +#ifdef CONFIG_SYS_DPAA_RMAN +struct liodn_id_table rman_liodn_tbl[] = { +	/* Set RMan block 0-3 liodn offset */ +	SET_RMAN_LIODN(0, 6), +	SET_RMAN_LIODN(1, 7), +	SET_RMAN_LIODN(2, 8), +	SET_RMAN_LIODN(3, 9), +}; +int rman_liodn_tbl_sz = ARRAY_SIZE(rman_liodn_tbl); +#endif + +struct liodn_id_table liodn_bases[] = { +#ifdef CONFIG_SYS_DPAA_DCE +	[FSL_HW_PORTAL_DCE]  = SET_LIODN_BASE_2(618, 694), +#endif +	[FSL_HW_PORTAL_SEC]  = SET_LIODN_BASE_2(462, 558), +#ifdef CONFIG_SYS_DPAA_FMAN +	[FSL_HW_PORTAL_FMAN1] = SET_LIODN_BASE_1(973), +#endif +#ifdef CONFIG_SYS_DPAA_PME +	[FSL_HW_PORTAL_PME]   = SET_LIODN_BASE_2(770, 846), +#endif +#ifdef CONFIG_SYS_DPAA_RMAN +	[FSL_HW_PORTAL_RMAN] = SET_LIODN_BASE_1(922), +#endif +}; diff --git a/arch/powerpc/cpu/mpc85xx/t2080_serdes.c b/arch/powerpc/cpu/mpc85xx/t2080_serdes.c new file mode 100644 index 000000000..f2fbdebec --- /dev/null +++ b/arch/powerpc/cpu/mpc85xx/t2080_serdes.c @@ -0,0 +1,208 @@ +/* + * Copyright 2013 Freescale Semiconductor, Inc. + * + * Shengzhou Liu <Shengzhou.Liu@freescale.com> + * + * SPDX-License-Identifier:     GPL-2.0+ + */ + +#include <common.h> +#include <asm/fsl_serdes.h> +#include <asm/processor.h> +#include "fsl_corenet2_serdes.h" + +struct serdes_config { +	u32 protocol; +	u8 lanes[SRDS_MAX_LANES]; +}; + +static const struct serdes_config serdes1_cfg_tbl[] = { +	/* SerDes 1 */ +	{0x6E, {XFI_FM1_MAC9, XFI_FM1_MAC10, +		SGMII_FM1_DTSEC1, SGMII_FM1_DTSEC2, +		PCIE4, PCIE4, SGMII_FM1_DTSEC5, SGMII_FM1_DTSEC6} }, +	{0xBC, {PCIE3, PCIE3, SGMII_FM1_DTSEC1, +		SGMII_FM1_DTSEC2, PCIE4, PCIE4, PCIE4, PCIE4} }, +	{0xC8, {PCIE3, SGMII_FM1_DTSEC10, SGMII_FM1_DTSEC1, +		SGMII_FM1_DTSEC2, PCIE4, PCIE4, +		SGMII_FM1_DTSEC5, SGMII_FM1_DTSEC6} }, +	{0xD6, {PCIE3, SGMII_FM1_DTSEC10, SGMII_FM1_DTSEC1, +		SGMII_FM1_DTSEC2, PCIE4, PCIE4, +		SGMII_FM1_DTSEC5, SGMII_FM1_DTSEC6} }, +	{0xDE, {PCIE3, PCIE3, PCIE3, PCIE3, +		PCIE4, PCIE1, PCIE2, SGMII_FM1_DTSEC6} }, +	{0xE0, {PCIE3, PCIE3, PCIE3, PCIE3, PCIE4, +		PCIE1, SGMII_FM1_DTSEC5, SGMII_FM1_DTSEC6} }, +	{0xF2, {PCIE3, SGMII_FM1_DTSEC10, SGMII_FM1_DTSEC1, +		SGMII_FM1_DTSEC2, PCIE4, PCIE1, PCIE2, SGMII_FM1_DTSEC6} }, +	{0xF8, {PCIE3, SGMII_FM1_DTSEC10, SGMII_FM1_DTSEC1, +		SGMII_FM1_DTSEC2, PCIE4, PCIE1, PCIE2, SGMII_FM1_DTSEC6} }, +	{0xFA, {PCIE3, SGMII_FM1_DTSEC10, SGMII_FM1_DTSEC1, +		SGMII_FM1_DTSEC2, PCIE4, PCIE1, +		SGMII_FM1_DTSEC5, SGMII_FM1_DTSEC6} }, +	{0x6C, {XFI_FM1_MAC9, XFI_FM1_MAC10, +		SGMII_FM1_DTSEC1, SGMII_FM1_DTSEC2, +		PCIE4, PCIE4, PCIE4, PCIE4} }, +#if defined(CONFIG_PPC_T2080) +	{0x1C, {SGMII_FM1_DTSEC9, SGMII_FM1_DTSEC10, +		SGMII_FM1_DTSEC1, SGMII_FM1_DTSEC2, +		SGMII_FM1_DTSEC3, SGMII_FM1_DTSEC4, +		SGMII_FM1_DTSEC5, SGMII_FM1_DTSEC6} }, +	{0x95, {SGMII_FM1_DTSEC9, SGMII_FM1_DTSEC10, +		SGMII_FM1_DTSEC1, SGMII_FM1_DTSEC2, +		SGMII_FM1_DTSEC3, SGMII_FM1_DTSEC4, +		SGMII_FM1_DTSEC5, SGMII_FM1_DTSEC6} }, +	{0xA2, {SGMII_FM1_DTSEC9, SGMII_FM1_DTSEC10, +		SGMII_FM1_DTSEC1, SGMII_FM1_DTSEC2, +		SGMII_FM1_DTSEC3, SGMII_FM1_DTSEC4, +		SGMII_FM1_DTSEC5, SGMII_FM1_DTSEC6} }, +	{0x94, {SGMII_FM1_DTSEC9, SGMII_FM1_DTSEC10, +		SGMII_FM1_DTSEC1, SGMII_FM1_DTSEC2, +		SGMII_FM1_DTSEC3, SGMII_FM1_DTSEC4, +		SGMII_FM1_DTSEC5, SGMII_FM1_DTSEC6} }, +	{0x51, {XAUI_FM1_MAC9, XAUI_FM1_MAC9, +		XAUI_FM1_MAC9, XAUI_FM1_MAC9, +		PCIE4, SGMII_FM1_DTSEC4, +		SGMII_FM1_DTSEC5, SGMII_FM1_DTSEC6} }, +	{0x5F, {HIGIG_FM1_MAC9, HIGIG_FM1_MAC9, +		HIGIG_FM1_MAC9, HIGIG_FM1_MAC9, +		PCIE4, SGMII_FM1_DTSEC4, +		SGMII_FM1_DTSEC5, SGMII_FM1_DTSEC6} }, +	{0x65, {HIGIG_FM1_MAC9, HIGIG_FM1_MAC9, +		HIGIG_FM1_MAC9, HIGIG_FM1_MAC9, +		PCIE4, SGMII_FM1_DTSEC4, +		SGMII_FM1_DTSEC5, SGMII_FM1_DTSEC6} }, +	{0x6B, {XFI_FM1_MAC9, XFI_FM1_MAC10, +		XFI_FM1_MAC1, XFI_FM1_MAC2, +		PCIE4, SGMII_FM1_DTSEC4, +		SGMII_FM1_DTSEC5, SGMII_FM1_DTSEC6} }, +	{0x6D, {XFI_FM1_MAC9, XFI_FM1_MAC10, +		SGMII_FM1_DTSEC1, SGMII_FM1_DTSEC2, +		PCIE4, PCIE4, PCIE4, PCIE4} }, +	{0x71, {XFI_FM1_MAC9, XFI_FM1_MAC10, +		SGMII_FM1_DTSEC1, SGMII_FM1_DTSEC2, PCIE4, +		SGMII_FM1_DTSEC4, SGMII_FM1_DTSEC5, SGMII_FM1_DTSEC6} }, +	{0xA6, {SGMII_FM1_DTSEC9, SGMII_FM1_DTSEC10, +		SGMII_FM1_DTSEC1, SGMII_FM1_DTSEC2, PCIE4, +		PCIE4, SGMII_FM1_DTSEC5, SGMII_FM1_DTSEC6} }, +	{0x8E, {SGMII_FM1_DTSEC9, SGMII_FM1_DTSEC10, +		SGMII_FM1_DTSEC1, SGMII_FM1_DTSEC2, PCIE4, +		PCIE4, SGMII_FM1_DTSEC5, SGMII_FM1_DTSEC6} }, +	{0x8F, {SGMII_FM1_DTSEC9, SGMII_FM1_DTSEC10, +		SGMII_FM1_DTSEC1, SGMII_FM1_DTSEC2, PCIE4, +		PCIE4, SGMII_FM1_DTSEC5, SGMII_FM1_DTSEC6} }, +	{0x82, {SGMII_FM1_DTSEC9, SGMII_FM1_DTSEC10, +		SGMII_FM1_DTSEC1, SGMII_FM1_DTSEC2, +		PCIE4, PCIE4, SGMII_FM1_DTSEC5, SGMII_FM1_DTSEC6} }, +	{0x83, {SGMII_FM1_DTSEC9, SGMII_FM1_DTSEC10, +		SGMII_FM1_DTSEC1, SGMII_FM1_DTSEC2, +		PCIE4, PCIE4, SGMII_FM1_DTSEC5, SGMII_FM1_DTSEC6} }, +	{0xA4, {SGMII_FM1_DTSEC9, SGMII_FM1_DTSEC10, +		SGMII_FM1_DTSEC1, SGMII_FM1_DTSEC2, +		PCIE4, PCIE4, PCIE4, PCIE4} }, +	{0x96, {SGMII_FM1_DTSEC9, SGMII_FM1_DTSEC10, +		SGMII_FM1_DTSEC1, SGMII_FM1_DTSEC2, +		PCIE4, PCIE4, PCIE4, PCIE4} }, +	{0x8A, {SGMII_FM1_DTSEC9, SGMII_FM1_DTSEC10, +		SGMII_FM1_DTSEC1, SGMII_FM1_DTSEC2, +		PCIE4, PCIE4, PCIE4, PCIE4} }, +	{0x67, {XFI_FM1_MAC9, XFI_FM1_MAC10, +		XFI_FM1_MAC1, XFI_FM1_MAC2, +		PCIE4, PCIE4, PCIE4, PCIE4} }, +	{0xAB, {PCIE3, PCIE3, PCIE3, PCIE3, +		PCIE4, PCIE4, PCIE4, PCIE4} }, +	{0xDA, {PCIE3, PCIE3, PCIE3, PCIE3, +		PCIE3, PCIE3, PCIE3, PCIE3} }, +	{0xD9, {PCIE3, SGMII_FM1_DTSEC10, SGMII_FM1_DTSEC1, +		SGMII_FM1_DTSEC2, PCIE4, SGMII_FM1_DTSEC4, +		SGMII_FM1_DTSEC5, SGMII_FM1_DTSEC6} }, +	{0xD3, {PCIE3, SGMII_FM1_DTSEC10, SGMII_FM1_DTSEC1, +		SGMII_FM1_DTSEC2, PCIE4, SGMII_FM1_DTSEC4, +		SGMII_FM1_DTSEC5, SGMII_FM1_DTSEC6} }, +	{0xCB, {PCIE3, SGMII_FM1_DTSEC10, SGMII_FM1_DTSEC1, +		SGMII_FM1_DTSEC2, PCIE4, SGMII_FM1_DTSEC4, +		SGMII_FM1_DTSEC5, SGMII_FM1_DTSEC6} }, +	{0xD8, {PCIE3, SGMII_FM1_DTSEC10, SGMII_FM1_DTSEC1, +		SGMII_FM1_DTSEC2, PCIE4, SGMII_FM1_DTSEC4, +		SGMII_FM1_DTSEC5, SGMII_FM1_DTSEC6} }, +	{0x66, {XFI_FM1_MAC9, XFI_FM1_MAC10, +		XFI_FM1_MAC1, XFI_FM1_MAC2, +		PCIE4, PCIE4, PCIE4, PCIE4} }, + +#elif defined(CONFIG_PPC_T2081) +	{0xAA, {PCIE3, PCIE3, PCIE3, PCIE3, +		PCIE4, PCIE4, PCIE4, PCIE4} }, +	{0xCA, {PCIE3, SGMII_FM1_DTSEC10, SGMII_FM1_DTSEC1, +		SGMII_FM1_DTSEC2, PCIE4, SGMII_FM1_DTSEC4, +		SGMII_FM1_DTSEC5, SGMII_FM1_DTSEC6} }, +	{0x70, {XFI_FM1_MAC9, XFI_FM1_MAC10, SGMII_FM1_DTSEC1, +		SGMII_FM1_DTSEC2, PCIE4, SGMII_FM1_DTSEC4, +		SGMII_FM1_DTSEC5, SGMII_FM1_DTSEC6} }, +#endif +	{} +}; + +#ifndef CONFIG_PPC_T2081 +static const struct serdes_config serdes2_cfg_tbl[] = { +	/* SerDes 2 */ +	{0x1F, {PCIE1, PCIE1, PCIE1, PCIE1, PCIE2, PCIE2, PCIE2, PCIE2} }, +	{0x16, {PCIE1, PCIE1, PCIE1, PCIE1, PCIE2, PCIE2, SATA1, SATA2} }, +	{0x01, {PCIE1, PCIE1, PCIE1, PCIE1, PCIE1, PCIE1, PCIE1, PCIE1} }, +	{0x29, {SRIO2, SRIO2, SRIO2, SRIO2, SRIO1, SRIO1, SRIO1, SRIO1} }, +	{0x2D, {SRIO2, SRIO2, SRIO2, SRIO2, SRIO1, SRIO1, SRIO1, SRIO1} }, +	{0x15, {PCIE1, PCIE1, PCIE1, PCIE1, PCIE2, PCIE2, SATA1, SATA2} }, +	{0x18, {PCIE1, PCIE1, PCIE1, PCIE1, AURORA, AURORA, SATA1, SATA2} }, +	{0x02, {PCIE1, PCIE1, PCIE1, PCIE1, PCIE1, PCIE1, PCIE1, PCIE1} }, +	{0x36, {SRIO2, SRIO2, SRIO2, SRIO2, AURORA, AURORA, SATA1, SATA2} }, +	{} +}; +#endif + +static const struct serdes_config *serdes_cfg_tbl[] = { +	serdes1_cfg_tbl, +#ifndef CONFIG_PPC_T2081 +	serdes2_cfg_tbl, +#endif +}; + +enum srds_prtcl serdes_get_prtcl(int serdes, int cfg, int lane) +{ +	const struct serdes_config *ptr; + +	if (serdes >= ARRAY_SIZE(serdes_cfg_tbl)) +		return 0; + +	ptr = serdes_cfg_tbl[serdes]; +	while (ptr->protocol) { +		if (ptr->protocol == cfg) +			return ptr->lanes[lane]; +		ptr++; +	} +	return 0; +} + +int is_serdes_prtcl_valid(int serdes, u32 prtcl) +{ +	int i; +	const struct serdes_config *ptr; + +	if (serdes >= ARRAY_SIZE(serdes_cfg_tbl)) +		return 0; + +	ptr = serdes_cfg_tbl[serdes]; +	while (ptr->protocol) { +		if (ptr->protocol == prtcl) +			break; +		ptr++; +	} + +	if (!ptr->protocol) +		return 0; + +	for (i = 0; i < SRDS_MAX_LANES; i++) { +		if (ptr->lanes[i] != NONE) +			return 1; +	} + +	return 0; +} diff --git a/arch/powerpc/cpu/mpc85xx/t4240_ids.c b/arch/powerpc/cpu/mpc85xx/t4240_ids.c index 54c1cfd2c..f18131513 100644 --- a/arch/powerpc/cpu/mpc85xx/t4240_ids.c +++ b/arch/powerpc/cpu/mpc85xx/t4240_ids.c @@ -86,10 +86,10 @@ struct liodn_id_table liodn_tbl[] = {  	SET_SATA_LIODN(1, 555),  	SET_SATA_LIODN(2, 556), -	SET_PCI_LIODN(CONFIG_SYS_FSL_PCIE_COMPAT, 1, 148), -	SET_PCI_LIODN(CONFIG_SYS_FSL_PCIE_COMPAT, 2, 228), -	SET_PCI_LIODN(CONFIG_SYS_FSL_PCIE_COMPAT, 3, 308), -	SET_PCI_LIODN(CONFIG_SYS_FSL_PCIE_COMPAT, 4, 388), +	SET_PCI_LIODN_BASE(CONFIG_SYS_FSL_PCIE_COMPAT, 1, 148), +	SET_PCI_LIODN_BASE(CONFIG_SYS_FSL_PCIE_COMPAT, 2, 228), +	SET_PCI_LIODN_BASE(CONFIG_SYS_FSL_PCIE_COMPAT, 3, 308), +	SET_PCI_LIODN_BASE(CONFIG_SYS_FSL_PCIE_COMPAT, 4, 388),  	SET_DMA_LIODN(1, 147),  	SET_DMA_LIODN(2, 227), |