diff options
Diffstat (limited to 'arch/arm/include/asm/arch-tegra2/clk_rst.h')
| -rw-r--r-- | arch/arm/include/asm/arch-tegra2/clk_rst.h | 27 | 
1 files changed, 27 insertions, 0 deletions
| diff --git a/arch/arm/include/asm/arch-tegra2/clk_rst.h b/arch/arm/include/asm/arch-tegra2/clk_rst.h index 6d573bf46..d67a5d7c2 100644 --- a/arch/arm/include/asm/arch-tegra2/clk_rst.h +++ b/arch/arm/include/asm/arch-tegra2/clk_rst.h @@ -149,6 +149,9 @@ struct clk_rst_ctlr {  	uint crc_clk_src_csite;		/*_CSITE_0,		0x1D4 */  	uint crc_reserved19[9];		/*			0x1D8-1F8 */  	uint crc_clk_src_osc;		/*_OSC_0,		0x1FC */ +	uint crc_reserved20[80];	/*			0x200-33C */ +	uint crc_cpu_cmplx_set;		/* _CPU_CMPLX_SET_0,	0x340 */ +	uint crc_cpu_cmplx_clr;		/* _CPU_CMPLX_CLR_0,	0x344 */  };  #define PLL_BYPASS		(1 << 31) @@ -162,4 +165,28 @@ struct clk_rst_ctlr {  #define SWR_UARTA_RST		(1 << 6)  #define CLK_ENB_UARTA		(1 << 6) +#define SWR_CPU_RST		(1 << 0) +#define CLK_ENB_CPU		(1 << 0) +#define SWR_CSITE_RST		(1 << 9) +#define CLK_ENB_CSITE		(1 << 9) + +#define SET_CPURESET0		(1 << 0) +#define SET_DERESET0		(1 << 4) +#define SET_DBGRESET0		(1 << 12) + +#define SET_CPURESET1		(1 << 1) +#define SET_DERESET1		(1 << 5) +#define SET_DBGRESET1		(1 << 13) + +#define CLR_CPURESET0		(1 << 0) +#define CLR_DERESET0		(1 << 4) +#define CLR_DBGRESET0		(1 << 12) + +#define CLR_CPURESET1		(1 << 1) +#define CLR_DERESET1		(1 << 5) +#define CLR_DBGRESET1		(1 << 13) + +#define CPU0_CLK_STP		(1 << 8) +#define CPU1_CLK_STP		(1 << 9) +  #endif	/* CLK_RST_H */ |