diff options
Diffstat (limited to 'arch/arm/include/asm/arch-exynos/cpu.h')
| -rw-r--r-- | arch/arm/include/asm/arch-exynos/cpu.h | 13 | 
1 files changed, 7 insertions, 6 deletions
| diff --git a/arch/arm/include/asm/arch-exynos/cpu.h b/arch/arm/include/asm/arch-exynos/cpu.h index 1ff7642d0..1ff231bcf 100644 --- a/arch/arm/include/asm/arch-exynos/cpu.h +++ b/arch/arm/include/asm/arch-exynos/cpu.h @@ -40,8 +40,7 @@  #define EXYNOS4_WATCHDOG_BASE		0x10060000  #define EXYNOS4_TZPC_BASE		0x10110000  #define EXYNOS4_MIU_BASE		0x10600000 -#define EXYNOS4_DMC0_BASE		0x10400000 -#define EXYNOS4_DMC1_BASE		0x10410000 +#define EXYNOS4_DMC_CTRL_BASE		0x10400000  #define EXYNOS4_GPIO_PART2_BASE		0x11000000  #define EXYNOS4_GPIO_PART1_BASE		0x11400000  #define EXYNOS4_FIMD_BASE		0x11C00000 @@ -64,6 +63,7 @@  #define EXYNOS4_DP_BASE			DEVICE_NOT_AVAILABLE  #define EXYNOS4_SPI_ISP_BASE		DEVICE_NOT_AVAILABLE  #define EXYNOS4_ACE_SFR_BASE		DEVICE_NOT_AVAILABLE +#define EXYNOS4_DMC_PHY_BASE		DEVICE_NOT_AVAILABLE  /* EXYNOS4X12 */  #define EXYNOS4X12_GPIO_PART3_BASE	0x03860000 @@ -76,8 +76,7 @@  #define EXYNOS4X12_SYSTIMER_BASE	0x10050000  #define EXYNOS4X12_WATCHDOG_BASE	0x10060000  #define EXYNOS4X12_TZPC_BASE		0x10110000 -#define EXYNOS4X12_DMC0_BASE		0x10600000 -#define EXYNOS4X12_DMC1_BASE		0x10610000 +#define EXYNOS4X12_DMC_CTRL_BASE	0x10600000  #define EXYNOS4X12_GPIO_PART4_BASE	0x106E0000  #define EXYNOS4X12_GPIO_PART2_BASE	0x11000000  #define EXYNOS4X12_GPIO_PART1_BASE	0x11400000 @@ -99,6 +98,7 @@  #define EXYNOS4X12_SPI_BASE		DEVICE_NOT_AVAILABLE  #define EXYNOS4X12_SPI_ISP_BASE		DEVICE_NOT_AVAILABLE  #define EXYNOS4X12_ACE_SFR_BASE		DEVICE_NOT_AVAILABLE +#define EXYNOS4X12_DMC_PHY_BASE		DEVICE_NOT_AVAILABLE  /* EXYNOS5 Common*/  #define EXYNOS5_I2C_SPACING		0x10000 @@ -112,8 +112,7 @@  #define EXYNOS5_TZPC_BASE		0x10100000  #define EXYNOS5_WATCHDOG_BASE		0x101D0000  #define EXYNOS5_ACE_SFR_BASE            0x10830000 -#define EXYNOS5_DMC_PHY0_BASE		0x10C00000 -#define EXYNOS5_DMC_PHY1_BASE		0x10C10000 +#define EXYNOS5_DMC_PHY_BASE		0x10C00000  #define EXYNOS5_GPIO_PART3_BASE		0x10D10000  #define EXYNOS5_DMC_CTRL_BASE		0x10DD0000  #define EXYNOS5_GPIO_PART1_BASE		0x11400000 @@ -239,6 +238,8 @@ SAMSUNG_BASE(power, POWER_BASE)  SAMSUNG_BASE(spi, SPI_BASE)  SAMSUNG_BASE(spi_isp, SPI_ISP_BASE)  SAMSUNG_BASE(tzpc, TZPC_BASE) +SAMSUNG_BASE(dmc_ctrl, DMC_CTRL_BASE) +SAMSUNG_BASE(dmc_phy, DMC_PHY_BASE)  #endif  #endif	/* _EXYNOS4_CPU_H */ |