diff options
| -rw-r--r-- | README | 1 | ||||
| -rw-r--r-- | cpu/arm920t/s3c24x0/usb.c | 2 | ||||
| -rw-r--r-- | doc/README.nand-boot-ppc440 | 2 | 
3 files changed, 2 insertions, 3 deletions
| @@ -623,7 +623,6 @@ The following options need to be configured:  		CONFIG_CMD_SPI		* SPI serial bus support  		CONFIG_CMD_USB		* USB support  		CONFIG_CMD_VFD		* VFD support (TRAB) -		CONFIG_CMD_BSP		* Board SPecific functions  		CONFIG_CMD_CDP		* Cisco Discover Protocol support  		CONFIG_CMD_FSL		* Microblaze FSL support diff --git a/cpu/arm920t/s3c24x0/usb.c b/cpu/arm920t/s3c24x0/usb.c index ef5d5bf71..421ebb437 100644 --- a/cpu/arm920t/s3c24x0/usb.c +++ b/cpu/arm920t/s3c24x0/usb.c @@ -69,4 +69,4 @@ int usb_cpu_init_fail (void)  }  # endif /* defined(CONFIG_S3C2400) || defined(CONFIG_S3C2410) */ -#endif /* defined(CONFIG_USB_OHCI) && defined(CFG_USB_OHCI_CPU_INIT) */ +#endif /* defined(CONFIG_USB_OHCI_NEW) && defined(CFG_USB_OHCI_CPU_INIT) */ diff --git a/doc/README.nand-boot-ppc440 b/doc/README.nand-boot-ppc440 index a1c1d8c44..1e9c10264 100644 --- a/doc/README.nand-boot-ppc440 +++ b/doc/README.nand-boot-ppc440 @@ -9,7 +9,7 @@ The PPC440EP(x)/GR(x) cpu's can boot directly from NAND FLASH,  completely without NOR FLASH. This can be done by using the NAND  boot feature of the 440 NAND flash controller (NDFC). -Here a short desciption of the different boot stages: +Here a short description of the different boot stages:  a) IPL (Initial Program Loader, integrated inside CPU)  ------------------------------------------------------ |