diff options
| author | Matthew McClintock <msm@freescale.com> | 2012-08-13 13:21:19 +0000 | 
|---|---|---|
| committer | Andy Fleming <afleming@freescale.com> | 2012-08-23 10:24:17 -0500 | 
| commit | 8c454047fe9c08a51410dca01b945cdcecb18b7e (patch) | |
| tree | abe2c281cbaf813d2ae2c46d69e9c2dd05600b1e /nand_spl/board/freescale/p1_p2_rdb_pc | |
| parent | abbe536ebc3ee974593b115de716705f0091344a (diff) | |
| download | olio-uboot-2014.01-8c454047fe9c08a51410dca01b945cdcecb18b7e.tar.xz olio-uboot-2014.01-8c454047fe9c08a51410dca01b945cdcecb18b7e.zip | |
nand_spl: update udelay for Freescale boards
Let's use the more appropriate udelay for the nand_spl. While we
can't make use of u-boot's full udelay we can atl east use a for
loop that won't get optimized away .Since we have the bus clock
we can use the timebase to calculate wall time.
Looked at reusing the u-boot udelay functions but it pulls in a lot
of code and would require quite a bit of work to keep us within the
very small space constrains we currently have
Signed-off-by: Matthew McClintock <msm@freescale.com>
Signed-off-by: Andy Fleming <afleming@freescale.com>
Diffstat (limited to 'nand_spl/board/freescale/p1_p2_rdb_pc')
| -rw-r--r-- | nand_spl/board/freescale/p1_p2_rdb_pc/Makefile | 6 | ||||
| -rw-r--r-- | nand_spl/board/freescale/p1_p2_rdb_pc/nand_boot.c | 12 | 
2 files changed, 10 insertions, 8 deletions
| diff --git a/nand_spl/board/freescale/p1_p2_rdb_pc/Makefile b/nand_spl/board/freescale/p1_p2_rdb_pc/Makefile index 475cc496b..46cf7099b 100644 --- a/nand_spl/board/freescale/p1_p2_rdb_pc/Makefile +++ b/nand_spl/board/freescale/p1_p2_rdb_pc/Makefile @@ -39,7 +39,8 @@ CFLAGS	+= -DCONFIG_NAND_SPL  SOBJS	= start.o resetvec.o  COBJS	= cache.o cpu_init_early.o cpu_init_nand.o fsl_law.o law.o \ -	  nand_boot.o nand_boot_fsl_elbc.o ns16550.o tlb.o tlb_table.o +	  nand_boot.o nand_boot_fsl_elbc.o ns16550.o tlb.o tlb_table.o \ +	  ../common.o  SRCS	:= $(addprefix $(obj),$(SOBJS:.o=.S) $(COBJS:.o=.c))  OBJS	:= $(addprefix $(obj),$(SOBJS) $(COBJS)) @@ -119,6 +120,9 @@ ifneq ($(OBJTREE), $(SRCTREE))  $(obj)nand_boot.c:  	@rm -f $(obj)nand_boot.c  	ln -s $(SRCTREE)/nand_spl/board/$(BOARDDIR)/nand_boot.c $(obj)nand_boot.c +$(obj)../common.c: +	@rm -f $(obj)../common.c +	ln -s $(SRCTREE)/nand_spl/board/freescale/common.c $(obj)../common.c  endif  ######################################################################### diff --git a/nand_spl/board/freescale/p1_p2_rdb_pc/nand_boot.c b/nand_spl/board/freescale/p1_p2_rdb_pc/nand_boot.c index b9796ea6c..fcff38249 100644 --- a/nand_spl/board/freescale/p1_p2_rdb_pc/nand_boot.c +++ b/nand_spl/board/freescale/p1_p2_rdb_pc/nand_boot.c @@ -25,11 +25,9 @@  #include <nand.h>  #include <asm/fsl_law.h>  #include <asm/fsl_ddr_sdram.h> +#include <asm/global_data.h> -#define udelay(x) {int i, j; \ -			for (i = 0; i < x; i++) \ -				for (j = 0; j < 10000; j++) \ -					; } +DECLARE_GLOBAL_DATA_PTR;  /*   * Fixed sdram init -- doesn't use serial presence detect. @@ -76,7 +74,7 @@ void sdram_init(void)  void board_init_f(ulong bootflag)  { -	u32 plat_ratio, bus_clk; +	u32 plat_ratio;  	ccsr_gur_t *gur = (void *)CONFIG_SYS_MPC85xx_GUTS_ADDR;  #ifndef CONFIG_QE  	ccsr_gpio_t *pgpio = (void *)(CONFIG_SYS_MPC85xx_GPIO_ADDR); @@ -85,10 +83,10 @@ void board_init_f(ulong bootflag)  	/* initialize selected port with appropriate baud rate */  	plat_ratio = in_be32(&gur->porpllsr) & MPC85xx_PORPLLSR_PLAT_RATIO;  	plat_ratio >>= 1; -	bus_clk = CONFIG_SYS_CLK_FREQ * plat_ratio; +	gd->bus_clk = CONFIG_SYS_CLK_FREQ * plat_ratio;  	NS16550_init((NS16550_t)CONFIG_SYS_NS16550_COM1, -			bus_clk / 16 / CONFIG_BAUDRATE); +			gd->bus_clk / 16 / CONFIG_BAUDRATE);  	puts("\nNAND boot... "); |