diff options
| author | Wolfgang Denk <wd@denx.de> | 2012-03-30 18:09:08 +0200 | 
|---|---|---|
| committer | Wolfgang Denk <wd@denx.de> | 2012-03-30 18:09:08 +0200 | 
| commit | bc6f6c87b685bcdcd5bef522982d15209b6b9601 (patch) | |
| tree | e5f924a962f002a1015e157a54450dfa9b953e9e /drivers/usb/host/ehci-mx6.c | |
| parent | f2ea62474b4da9fc41735cbc1fe8491b247e0930 (diff) | |
| parent | 4a0764858b0bdcb3508f01b96e3fa32b16cdb30f (diff) | |
| download | olio-uboot-2014.01-bc6f6c87b685bcdcd5bef522982d15209b6b9601.tar.xz olio-uboot-2014.01-bc6f6c87b685bcdcd5bef522982d15209b6b9601.zip | |
Merge branch 'master' of git://git.denx.de/u-boot-arm
* 'master' of git://git.denx.de/u-boot-arm: (146 commits)
  arm: Use common .lds file where possible
  arm: add a common .lds link script
  arm: Remove unneeded setting of LDCSRIPT
  Define CPUDIR for the .lds link script
  arm: Remove zipitz2 link script
  Allow arch directory to contain .lds without requiring Makefile
  OMAP: Remove omap1610inn-based boards
  arch/arm/cpu/armv7/omap-common/clocks-common.c: Fix build warnings
  board/ti/beagle/beagle.c: Fix build warnings
  sdrc.c: Fix typo in do_sdrc_init() for SPL
  tegra: i2c: Add I2C driver
  tegra: fdt: i2c: Add extra I2C bindings for U-Boot
  tegra: i2c: Select I2C ordering for Seaboard
  tegra: i2c: Enable I2C on Seaboard
  tegra: i2c: Select number of controllers for Tegra2 boards
  tegra: i2c: Initialise I2C on Nvidia boards
  tegra: Enhance clock support to handle 16-bit clock divisors
  fdt: Add function to allow aliases to refer to multiple nodes
  tegra: Rename NV_PA_PMC_BASE to TEGRA2_PMC_BASE
  tegra: fdt: Enable FDT support for Ventana
  tegra: fdt: Enable FDT support for Seaboard
  tegra: usb: Enable USB on Seaboard
  tegra: usb: Add common USB defines for tegra2 boards
  tegra: usb: Add USB support to nvidia boards
  arm: Check for valid FDT after console is up
  fdt: Avoid early panic() when there is no FDT present
  tegra: usb: Add support for Tegra USB peripheral
  tegra: fdt: Add function to return peripheral/clock ID
  usb: Add support for txfifo threshold
  tegra: usb: fdt: Add USB definitions for Tegra2 Seaboard
  tegra: usb: fdt: Add additional device tree definitions for USB ports
  tegra: fdt: Add clock bindings for Tegra2 Seaboard
  tegra: fdt: Add clock bindings
  tegra: fdt: Add additional USB binding
  fdt: Add tegra-usb bindings file from linux
  fdt: Add staging area for device tree binding documentation
  tegra: fdt: Add device tree file for Tegra2 Seaboard from kernel
  tegra: fdt: Add Tegra2x device tree file from kernel
  arm: fdt: Add skeleton device tree file from kernel
  fdt: Add basic support for decoding GPIO definitions
  fdt: Add functions to access phandles, arrays and bools
  fdt: Tidy up a few fdtdec problems
  fdt: Add tests for fdtdec
  fdt: Add fdtdec_find_aliases() to deal with alias nodes
  arm: Tegra2: Fix ELDK42 gcc failure with inline asm stack pointer load
  net: fec_mxc: allow use with cache enabled
  net: force PKTALIGN to ARCH_DMA_MINALIGN
  i.MX28: Enable caches by default
  i.MX28: Make use of the bounce buffer
  i.MX28: Do data transfers via DMA in MMC driver
  MMC: Implement generic bounce buffer
  i.MX28: Add cache support to MXS NAND driver
  i.MX28: Add cache support into the APBH DMA driver
  ARM926EJS: Implement cache operations
  board/vpac270/onenand.c: Fix build errors
  nhk8815: fix build errors
  atmel-boards: add missing atmel_mci.h
  ARM: highbank: setup env from boot source register
  ARM: highbank: change env config to use nvram
  ARM: highbank: add reset support
  ARM: highbank: Add boot counter support
  ARM: highbank: change TEXT_BASE to 0x8000
  ARM: highbank: fix us_to_tick calculation
  ARM: highbank: add missing get_tbclk
  ARM: highbank: fix warning for calxedaxgmac_initialize
  net: calxedaxgmac: fix build due to missing __aligned definition
  EXYNOS: Add structure for Exynos4 DMC
  EXYNOS: SMDK5250: Support all 4 UARTs
  ARM: fix s3c2410 timer code
  ARM: davinci: fixes for cam_enc_4xx board
  omap3_spi: receive transmit mode
  calimain, enbw_cmc: Fix typo in comments
  Davinci: ea20: use gpio framework to access gpios
  OMAP3: mt_ventoux: sets its own mtdparts
  OMAP3: mt_ventoux: updated timing for FPGA
  twl4030: fix potential power supply handling issues
  NAND: TI: fix warnings in omap_gpmc.c
  cam_enc_4xx: Rename 'images' to 'imgs'
  arm: Add Prep subcommand support to bootm
  OMAP3: twister: add support to boot Linux from SPL
  SPL: call cleanup_before_linux() before booting Linux
  OMAP3: SPL: do not call I2C init if no I2C is set.
  Add cache functions to SPL for armv7
  devkit8000: Implement and activate direct OS boot
  omap/spl: change output of spl_parse_image_header
  omap-common/spl: Add linux boot to SPL
  devkit8000/spl: init GPMC for dm9000 in SPL
  omap-common: Add NAND SPL linux booting
  devkit8000: add config for spl command
  Add cmd_spl command
  mx53ard: Initialize return code with error
  mx53: Make PLL2 to be the parent of UART clock
  configs: imx: Use CONFIG_SF_DEFAULT_CS
  mx28evk: Provide default values for SPI bus and chip select
  USB: ehci-mx6: Add proper IO accessors
  mx6: Read silicon revision from register
  i.MX28: Drop __naked function from spl_mem_init
  mxs_spi: Return proper timeout error
  i.MX28: Make the stabilization delays shorter
  pmic_i2c: Return error in case of invalid pmic_i2c_tx_num
  mx6: Remove duplicate definition of ANATOP_BASE_ADDR
  mx6: Fix reset cause for Power On Reset case
  i.MX6: mx6qsabrelite: add MACH_TYPE_MX6Q_SABRELITE
  i.MX6: mx6q_sabrelite: add CONFIG_REVISION_TAG
  i.MX28: Enable additional DRAM address bits
  mx6q: mx6qsabrelite: setup_spi() should be called in board_init to allow use for environment
  mx31: add "ARM11P power gating" to get_reset_cause
  mx31pdk: Fix CONFIG_SYS_MEMTEST_END
  efikamx: Fix CONFIG_SYS_MEMTEST_END
  mx53smd: Fix CONFIG_SYS_MEMTEST_END
  mx53evk: Fix CONFIG_SYS_MEMTEST_END
  mx51evk: Fix CONFIG_SYS_MEMTEST_END
  i.MX6: mx6qsabrelite: add ext2 support
  imximage: Remove overwriting of flash_offset
  IXP: Fix GPIO_INT_ACT_LOW_SET()
  IXP: Fix NAND build warning on PDNB3 and SCPU
  IXP: Move PDNB3 and SCPU from Makefile to boards.cfg
  IXP: Squash warnings in IXP NPE
  IXP: Fix missing MACH_TYPE_{ACTUX?,PNB3,DVLHOST}
  IXP: Make IXP buildable with arm-linux- toolchains
  Examples: Properly append LDFLAGS to LD command
  SPL: Enable YMODEM support on BeagleBone and AM335x EVM
  SPL: Add YMODEM over UART load support
  SPL: Add README.omap3
  README: document more SPL config options
  spl.c: Use __noreturn decorator
  config.mk: Check for -fstack-usage support
  config.mk: Make cc-option create a file under include/generated
  ...
Diffstat (limited to 'drivers/usb/host/ehci-mx6.c')
| -rw-r--r-- | drivers/usb/host/ehci-mx6.c | 200 | 
1 files changed, 200 insertions, 0 deletions
| diff --git a/drivers/usb/host/ehci-mx6.c b/drivers/usb/host/ehci-mx6.c new file mode 100644 index 000000000..5dec673c8 --- /dev/null +++ b/drivers/usb/host/ehci-mx6.c @@ -0,0 +1,200 @@ +/* + * Copyright (c) 2009 Daniel Mack <daniel@caiaq.de> + * Copyright (C) 2010 Freescale Semiconductor, Inc. + * + * This program is free software; you can redistribute it and/or modify it + * under the terms of the GNU General Public License as published by the + * Free Software Foundation; either version 2 of the License, or (at your + * option) any later version. + * + * This program is distributed in the hope that it will be useful, but + * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY + * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License + * for more details. + */ + +#include <common.h> +#include <usb.h> +#include <errno.h> +#include <linux/compiler.h> +#include <usb/ehci-fsl.h> +#include <asm/io.h> +#include <asm/arch/imx-regs.h> +#include <asm/arch/clock.h> +#include <asm/arch/mx6x_pins.h> +#include <asm/arch/iomux-v3.h> + +#include "ehci.h" +#include "ehci-core.h" + +#define USB_OTGREGS_OFFSET	0x000 +#define USB_H1REGS_OFFSET	0x200 +#define USB_H2REGS_OFFSET	0x400 +#define USB_H3REGS_OFFSET	0x600 +#define USB_OTHERREGS_OFFSET	0x800 + +#define USB_H1_CTRL_OFFSET	0x04 + +#define USBPHY_CTRL				0x00000030 +#define USBPHY_CTRL_SET				0x00000034 +#define USBPHY_CTRL_CLR				0x00000038 +#define USBPHY_CTRL_TOG				0x0000003c + +#define USBPHY_PWD				0x00000000 +#define USBPHY_CTRL_SFTRST			0x80000000 +#define USBPHY_CTRL_CLKGATE			0x40000000 +#define USBPHY_CTRL_ENUTMILEVEL3		0x00008000 +#define USBPHY_CTRL_ENUTMILEVEL2		0x00004000 + +#define ANADIG_USB2_CHRG_DETECT_EN_B		0x00100000 +#define ANADIG_USB2_CHRG_DETECT_CHK_CHRG_B	0x00080000 + +#define ANADIG_USB2_PLL_480_CTRL_BYPASS		0x00010000 +#define ANADIG_USB2_PLL_480_CTRL_ENABLE		0x00002000 +#define ANADIG_USB2_PLL_480_CTRL_POWER		0x00001000 +#define ANADIG_USB2_PLL_480_CTRL_EN_USB_CLKS	0x00000040 + + +#define UCTRL_OVER_CUR_POL	(1 << 8) /* OTG Polarity of Overcurrent */ +#define UCTRL_OVER_CUR_DIS	(1 << 7) /* Disable OTG Overcurrent Detection */ + +/* USBCMD */ +#define UH1_USBCMD_OFFSET	0x140 +#define UCMD_RUN_STOP           (1 << 0) /* controller run/stop */ +#define UCMD_RESET		(1 << 1) /* controller reset */ + +static void usbh1_internal_phy_clock_gate(int on) +{ +	void __iomem *phy_reg = (void __iomem *)USB_PHY1_BASE_ADDR; + +	phy_reg += on ? USBPHY_CTRL_CLR : USBPHY_CTRL_SET; +	__raw_writel(USBPHY_CTRL_CLKGATE, phy_reg); +} + +static void usbh1_power_config(void) +{ +	struct anatop_regs *anatop = (struct anatop_regs *)ANATOP_BASE_ADDR; +	/* +	 * Some phy and power's special controls for host1 +	 * 1. The external charger detector needs to be disabled +	 * or the signal at DP will be poor +	 * 2. The PLL's power and output to usb for host 1 +	 * is totally controlled by IC, so the Software only needs +	 * to enable them at initializtion. +	 */ +	__raw_writel(ANADIG_USB2_CHRG_DETECT_EN_B | +		     ANADIG_USB2_CHRG_DETECT_CHK_CHRG_B, +		     &anatop->usb2_chrg_detect); + +	__raw_writel(ANADIG_USB2_PLL_480_CTRL_BYPASS, +		     &anatop->usb2_pll_480_ctrl); + +	__raw_writel(ANADIG_USB2_PLL_480_CTRL_ENABLE | +		     ANADIG_USB2_PLL_480_CTRL_POWER | +		     ANADIG_USB2_PLL_480_CTRL_EN_USB_CLKS, +		     &anatop->usb2_pll_480_ctrl_set); +} + +static int usbh1_phy_enable(void) +{ +	void __iomem *phy_reg = (void __iomem *)USB_PHY1_BASE_ADDR; +	void __iomem *phy_ctrl = (void __iomem *)(phy_reg + USBPHY_CTRL); +	void __iomem *usb_cmd =	(void __iomem *)(USBOH3_USB_BASE_ADDR + +						 USB_H1REGS_OFFSET + +						 UH1_USBCMD_OFFSET); +	u32 val; + +	/* Stop then Reset */ +	val = __raw_readl(usb_cmd); +	val &= ~UCMD_RUN_STOP; +	__raw_writel(val, usb_cmd); +	while (__raw_readl(usb_cmd) & UCMD_RUN_STOP) +		; + +	val = __raw_readl(usb_cmd); +	val |= UCMD_RESET; +	__raw_writel(val, usb_cmd); +	while (__raw_readl(usb_cmd) & UCMD_RESET) +		; + +	/* Reset USBPHY module */ +	val = __raw_readl(phy_ctrl); +	val |= USBPHY_CTRL_SFTRST; +	__raw_writel(val, phy_ctrl); +	udelay(10); + +	/* Remove CLKGATE and SFTRST */ +	val = __raw_readl(phy_ctrl); +	val &= ~(USBPHY_CTRL_CLKGATE | USBPHY_CTRL_SFTRST); +	__raw_writel(val, phy_ctrl); +	udelay(10); + +	/* Power up the PHY */ +	__raw_writel(0, phy_reg + USBPHY_PWD); +	/* enable FS/LS device */ +	val = __raw_readl(phy_reg + USBPHY_CTRL); +	val |= (USBPHY_CTRL_ENUTMILEVEL2 | USBPHY_CTRL_ENUTMILEVEL3); +	__raw_writel(val, phy_reg + USBPHY_CTRL); + +	return 0; +} + +static void usbh1_oc_config(void) +{ +	void __iomem *usb_base = (void __iomem *)USBOH3_USB_BASE_ADDR; +	void __iomem *usbother_base = usb_base + USB_OTHERREGS_OFFSET; +	u32 val; + +	val = __raw_readl(usbother_base + USB_H1_CTRL_OFFSET); +#if CONFIG_MACH_TYPE == MACH_TYPE_MX6Q_ARM2 +	/* mx6qarm2 seems to required a different setting*/ +	val &= ~UCTRL_OVER_CUR_POL; +#else +	val |= UCTRL_OVER_CUR_POL; +#endif +	__raw_writel(val, usbother_base + USB_H1_CTRL_OFFSET); + +	val = __raw_readl(usbother_base + USB_H1_CTRL_OFFSET); +	val |= UCTRL_OVER_CUR_DIS; +	__raw_writel(val, usbother_base + USB_H1_CTRL_OFFSET); +} + +int ehci_hcd_init(void) +{ +	struct usb_ehci *ehci; + +	enable_usboh3_clk(1); +	mdelay(1); + +	/* Do board specific initialization */ +	board_ehci_hcd_init(CONFIG_MXC_USB_PORT); + +#if CONFIG_MXC_USB_PORT == 1 +	/* USB Host 1 */ +	usbh1_power_config(); +	usbh1_oc_config(); +	usbh1_internal_phy_clock_gate(1); +	usbh1_phy_enable(); +#else +#error "MXC USB port not yet supported" +#endif + +	ehci = (struct usb_ehci *)(USBOH3_USB_BASE_ADDR + +		(0x200 * CONFIG_MXC_USB_PORT)); +	hccr = (struct ehci_hccr *)((uint32_t)&ehci->caplength); +	hcor = (struct ehci_hcor *)((uint32_t)hccr + +			HC_LENGTH(ehci_readl(&hccr->cr_capbase))); +	setbits_le32(&ehci->usbmode, CM_HOST); + +	__raw_writel(CONFIG_MXC_USB_PORTSC, &ehci->portsc); +	setbits_le32(&ehci->portsc, USB_EN); + +	mdelay(10); + +	return 0; +} + +int ehci_hcd_stop(void) +{ +	return 0; +} |