diff options
| author | Markus Klotzbuecher <mk@denx.de> | 2008-10-21 09:18:01 +0200 | 
|---|---|---|
| committer | Markus Klotzbuecher <mk@denx.de> | 2008-10-21 09:18:01 +0200 | 
| commit | 50bd0057ba8fceeb48533f8b1a652ccd0e170838 (patch) | |
| tree | ea1a183343573c2a48248923b96d316c0956727c /drivers/qe/uec.c | |
| parent | 9dbc366744960013965fce8851035b6141f3b3ae (diff) | |
| parent | f82642e33899766892499b163e60560fbbf87773 (diff) | |
| download | olio-uboot-2014.01-50bd0057ba8fceeb48533f8b1a652ccd0e170838.tar.xz olio-uboot-2014.01-50bd0057ba8fceeb48533f8b1a652ccd0e170838.zip | |
Merge git://git.denx.de/u-boot into x1
Conflicts:
	drivers/usb/usb_ohci.c
Diffstat (limited to 'drivers/qe/uec.c')
| -rw-r--r-- | drivers/qe/uec.c | 105 | 
1 files changed, 76 insertions, 29 deletions
| diff --git a/drivers/qe/uec.c b/drivers/qe/uec.c index 344c64999..ed7ed6575 100644 --- a/drivers/qe/uec.c +++ b/drivers/qe/uec.c @@ -34,12 +34,12 @@  #ifdef CONFIG_UEC_ETH1  static uec_info_t eth1_uec_info = {  	.uf_info		= { -		.ucc_num	= CFG_UEC1_UCC_NUM, -		.rx_clock	= CFG_UEC1_RX_CLK, -		.tx_clock	= CFG_UEC1_TX_CLK, -		.eth_type	= CFG_UEC1_ETH_TYPE, +		.ucc_num	= CONFIG_SYS_UEC1_UCC_NUM, +		.rx_clock	= CONFIG_SYS_UEC1_RX_CLK, +		.tx_clock	= CONFIG_SYS_UEC1_TX_CLK, +		.eth_type	= CONFIG_SYS_UEC1_ETH_TYPE,  	}, -#if (CFG_UEC1_ETH_TYPE == FAST_ETH) +#if (CONFIG_SYS_UEC1_ETH_TYPE == FAST_ETH)  	.num_threads_tx		= UEC_NUM_OF_THREADS_1,  	.num_threads_rx		= UEC_NUM_OF_THREADS_1,  #else @@ -50,19 +50,19 @@ static uec_info_t eth1_uec_info = {  	.riscRx			= QE_RISC_ALLOCATION_RISC1_AND_RISC2,  	.tx_bd_ring_len		= 16,  	.rx_bd_ring_len		= 16, -	.phy_address		= CFG_UEC1_PHY_ADDR, -	.enet_interface		= CFG_UEC1_INTERFACE_MODE, +	.phy_address		= CONFIG_SYS_UEC1_PHY_ADDR, +	.enet_interface		= CONFIG_SYS_UEC1_INTERFACE_MODE,  };  #endif  #ifdef CONFIG_UEC_ETH2  static uec_info_t eth2_uec_info = {  	.uf_info		= { -		.ucc_num	= CFG_UEC2_UCC_NUM, -		.rx_clock	= CFG_UEC2_RX_CLK, -		.tx_clock	= CFG_UEC2_TX_CLK, -		.eth_type	= CFG_UEC2_ETH_TYPE, +		.ucc_num	= CONFIG_SYS_UEC2_UCC_NUM, +		.rx_clock	= CONFIG_SYS_UEC2_RX_CLK, +		.tx_clock	= CONFIG_SYS_UEC2_TX_CLK, +		.eth_type	= CONFIG_SYS_UEC2_ETH_TYPE,  	}, -#if (CFG_UEC2_ETH_TYPE == FAST_ETH) +#if (CONFIG_SYS_UEC2_ETH_TYPE == FAST_ETH)  	.num_threads_tx		= UEC_NUM_OF_THREADS_1,  	.num_threads_rx		= UEC_NUM_OF_THREADS_1,  #else @@ -73,19 +73,19 @@ static uec_info_t eth2_uec_info = {  	.riscRx			= QE_RISC_ALLOCATION_RISC1_AND_RISC2,  	.tx_bd_ring_len		= 16,  	.rx_bd_ring_len		= 16, -	.phy_address		= CFG_UEC2_PHY_ADDR, -	.enet_interface		= CFG_UEC2_INTERFACE_MODE, +	.phy_address		= CONFIG_SYS_UEC2_PHY_ADDR, +	.enet_interface		= CONFIG_SYS_UEC2_INTERFACE_MODE,  };  #endif  #ifdef CONFIG_UEC_ETH3  static uec_info_t eth3_uec_info = {  	.uf_info		= { -		.ucc_num	= CFG_UEC3_UCC_NUM, -		.rx_clock	= CFG_UEC3_RX_CLK, -		.tx_clock	= CFG_UEC3_TX_CLK, -		.eth_type	= CFG_UEC3_ETH_TYPE, +		.ucc_num	= CONFIG_SYS_UEC3_UCC_NUM, +		.rx_clock	= CONFIG_SYS_UEC3_RX_CLK, +		.tx_clock	= CONFIG_SYS_UEC3_TX_CLK, +		.eth_type	= CONFIG_SYS_UEC3_ETH_TYPE,  	}, -#if (CFG_UEC3_ETH_TYPE == FAST_ETH) +#if (CONFIG_SYS_UEC3_ETH_TYPE == FAST_ETH)  	.num_threads_tx		= UEC_NUM_OF_THREADS_1,  	.num_threads_rx		= UEC_NUM_OF_THREADS_1,  #else @@ -96,19 +96,19 @@ static uec_info_t eth3_uec_info = {  	.riscRx			= QE_RISC_ALLOCATION_RISC1_AND_RISC2,  	.tx_bd_ring_len		= 16,  	.rx_bd_ring_len		= 16, -	.phy_address		= CFG_UEC3_PHY_ADDR, -	.enet_interface		= CFG_UEC3_INTERFACE_MODE, +	.phy_address		= CONFIG_SYS_UEC3_PHY_ADDR, +	.enet_interface		= CONFIG_SYS_UEC3_INTERFACE_MODE,  };  #endif  #ifdef CONFIG_UEC_ETH4  static uec_info_t eth4_uec_info = {  	.uf_info		= { -		.ucc_num	= CFG_UEC4_UCC_NUM, -		.rx_clock	= CFG_UEC4_RX_CLK, -		.tx_clock	= CFG_UEC4_TX_CLK, -		.eth_type	= CFG_UEC4_ETH_TYPE, +		.ucc_num	= CONFIG_SYS_UEC4_UCC_NUM, +		.rx_clock	= CONFIG_SYS_UEC4_RX_CLK, +		.tx_clock	= CONFIG_SYS_UEC4_TX_CLK, +		.eth_type	= CONFIG_SYS_UEC4_ETH_TYPE,  	}, -#if (CFG_UEC4_ETH_TYPE == FAST_ETH) +#if (CONFIG_SYS_UEC4_ETH_TYPE == FAST_ETH)  	.num_threads_tx		= UEC_NUM_OF_THREADS_1,  	.num_threads_rx		= UEC_NUM_OF_THREADS_1,  #else @@ -119,12 +119,58 @@ static uec_info_t eth4_uec_info = {  	.riscRx			= QE_RISC_ALLOCATION_RISC1_AND_RISC2,  	.tx_bd_ring_len		= 16,  	.rx_bd_ring_len		= 16, -	.phy_address		= CFG_UEC4_PHY_ADDR, -	.enet_interface		= CFG_UEC4_INTERFACE_MODE, +	.phy_address		= CONFIG_SYS_UEC4_PHY_ADDR, +	.enet_interface		= CONFIG_SYS_UEC4_INTERFACE_MODE, +}; +#endif +#ifdef CONFIG_UEC_ETH5 +static uec_info_t eth5_uec_info = { +	.uf_info		= { +		.ucc_num	= CONFIG_SYS_UEC5_UCC_NUM, +		.rx_clock	= CONFIG_SYS_UEC5_RX_CLK, +		.tx_clock	= CONFIG_SYS_UEC5_TX_CLK, +		.eth_type	= CONFIG_SYS_UEC5_ETH_TYPE, +	}, +#if (CONFIG_SYS_UEC5_ETH_TYPE == FAST_ETH) +	.num_threads_tx		= UEC_NUM_OF_THREADS_1, +	.num_threads_rx		= UEC_NUM_OF_THREADS_1, +#else +	.num_threads_tx		= UEC_NUM_OF_THREADS_4, +	.num_threads_rx		= UEC_NUM_OF_THREADS_4, +#endif +	.riscTx			= QE_RISC_ALLOCATION_RISC1_AND_RISC2, +	.riscRx			= QE_RISC_ALLOCATION_RISC1_AND_RISC2, +	.tx_bd_ring_len		= 16, +	.rx_bd_ring_len		= 16, +	.phy_address		= CONFIG_SYS_UEC5_PHY_ADDR, +	.enet_interface		= CONFIG_SYS_UEC5_INTERFACE_MODE, +}; +#endif +#ifdef CONFIG_UEC_ETH6 +static uec_info_t eth6_uec_info = { +	.uf_info		= { +		.ucc_num	= CONFIG_SYS_UEC6_UCC_NUM, +		.rx_clock	= CONFIG_SYS_UEC6_RX_CLK, +		.tx_clock	= CONFIG_SYS_UEC6_TX_CLK, +		.eth_type	= CONFIG_SYS_UEC6_ETH_TYPE, +	}, +#if (CONFIG_SYS_UEC6_ETH_TYPE == FAST_ETH) +	.num_threads_tx		= UEC_NUM_OF_THREADS_1, +	.num_threads_rx		= UEC_NUM_OF_THREADS_1, +#else +	.num_threads_tx		= UEC_NUM_OF_THREADS_4, +	.num_threads_rx		= UEC_NUM_OF_THREADS_4, +#endif +	.riscTx			= QE_RISC_ALLOCATION_RISC1_AND_RISC2, +	.riscRx			= QE_RISC_ALLOCATION_RISC1_AND_RISC2, +	.tx_bd_ring_len		= 16, +	.rx_bd_ring_len		= 16, +	.phy_address		= CONFIG_SYS_UEC6_PHY_ADDR, +	.enet_interface		= CONFIG_SYS_UEC6_INTERFACE_MODE,  };  #endif -#define MAXCONTROLLERS	(4) +#define MAXCONTROLLERS	(6)  static struct eth_device *devlist[MAXCONTROLLERS]; @@ -424,6 +470,7 @@ static int uec_set_mac_if_mode(uec_private_t *uec, enet_interface_e if_mode)  			upsmr |= (UPSMR_RPM | UPSMR_TBIM);  			break;  		case ENET_1000_RGMII_RXID: +		case ENET_1000_RGMII_ID:  		case ENET_1000_RGMII:  			maccfg2 |= MACCFG2_INTERFACE_MODE_BYTE;  			upsmr |= UPSMR_RPM; |