diff options
| author | Albert ARIBAUD <albert.u.boot@aribaud.net> | 2013-04-12 22:07:57 +0200 | 
|---|---|---|
| committer | Albert ARIBAUD <albert.u.boot@aribaud.net> | 2013-04-12 22:07:57 +0200 | 
| commit | 18122019972ca639ee3b581257e3a63ff7c8efeb (patch) | |
| tree | 52f7223e7c63f43322f3eee4722743e12190a19f /drivers/fpga/ACEX1K.c | |
| parent | 90639feaa0d66a204f9d03a325ab14e2f97f6cbb (diff) | |
| parent | 785881f775252940185e10fbb2d5299c9ffa6bce (diff) | |
| download | olio-uboot-2014.01-18122019972ca639ee3b581257e3a63ff7c8efeb.tar.xz olio-uboot-2014.01-18122019972ca639ee3b581257e3a63ff7c8efeb.zip | |
Merge branch 'u-boot/master' into 'u-boot-arm/master'
Conflicts:
	drivers/video/exynos_fb.c
Diffstat (limited to 'drivers/fpga/ACEX1K.c')
| -rw-r--r-- | drivers/fpga/ACEX1K.c | 14 | 
1 files changed, 7 insertions, 7 deletions
| diff --git a/drivers/fpga/ACEX1K.c b/drivers/fpga/ACEX1K.c index 4703fc171..0ae78f92b 100644 --- a/drivers/fpga/ACEX1K.c +++ b/drivers/fpga/ACEX1K.c @@ -140,7 +140,7 @@ static int ACEX1K_ps_load(Altera_desc *desc, const void *buf, size_t bsize)  		}  		/* Establish the initial state */ -		(*fn->config) (TRUE, TRUE, cookie);	/* Assert nCONFIG */ +		(*fn->config) (true, true, cookie);	/* Assert nCONFIG */  		udelay(2);		/* T_cfg > 2us	*/ @@ -152,7 +152,7 @@ static int ACEX1K_ps_load(Altera_desc *desc, const void *buf, size_t bsize)  			return FPGA_FAIL;  		} -		(*fn->config) (FALSE, TRUE, cookie);	/* Deassert nCONFIG */ +		(*fn->config) (false, true, cookie);	/* Deassert nCONFIG */  		udelay(2);		/* T_cf2st1 < 4us	*/  		/* Wait for nSTATUS to be released (i.e. deasserted) */ @@ -192,13 +192,13 @@ static int ACEX1K_ps_load(Altera_desc *desc, const void *buf, size_t bsize)  			i = 8;  			do {  				/* Deassert the clock */ -				(*fn->clk) (FALSE, TRUE, cookie); +				(*fn->clk) (false, true, cookie);  				CONFIG_FPGA_DELAY ();  				/* Write data */ -				(*fn->data) ( (val & 0x01), TRUE, cookie); +				(*fn->data) ((val & 0x01), true, cookie);  				CONFIG_FPGA_DELAY ();  				/* Assert the clock */ -				(*fn->clk) (TRUE, TRUE, cookie); +				(*fn->clk) (true, true, cookie);  				CONFIG_FPGA_DELAY ();  				val >>= 1;  				i --; @@ -232,9 +232,9 @@ static int ACEX1K_ps_load(Altera_desc *desc, const void *buf, size_t bsize)  	for (i = 0; i < 12; i++) {  		CONFIG_FPGA_DELAY (); -		(*fn->clk) (TRUE, TRUE, cookie);	/* Assert the clock pin */ +		(*fn->clk) (true, true, cookie);	/* Assert the clock pin */  		CONFIG_FPGA_DELAY (); -		(*fn->clk) (FALSE, TRUE, cookie);	/* Deassert the clock pin */ +		(*fn->clk) (false, true, cookie);	/* Deassert the clock pin */  	}  	ret_val = FPGA_SUCCESS; |