diff options
| author | Markus Klotzbuecher <mk@denx.de> | 2008-10-21 09:18:01 +0200 | 
|---|---|---|
| committer | Markus Klotzbuecher <mk@denx.de> | 2008-10-21 09:18:01 +0200 | 
| commit | 50bd0057ba8fceeb48533f8b1a652ccd0e170838 (patch) | |
| tree | ea1a183343573c2a48248923b96d316c0956727c /board/r360mpi/r360mpi.c | |
| parent | 9dbc366744960013965fce8851035b6141f3b3ae (diff) | |
| parent | f82642e33899766892499b163e60560fbbf87773 (diff) | |
| download | olio-uboot-2014.01-50bd0057ba8fceeb48533f8b1a652ccd0e170838.tar.xz olio-uboot-2014.01-50bd0057ba8fceeb48533f8b1a652ccd0e170838.zip | |
Merge git://git.denx.de/u-boot into x1
Conflicts:
	drivers/usb/usb_ohci.c
Diffstat (limited to 'board/r360mpi/r360mpi.c')
| -rw-r--r-- | board/r360mpi/r360mpi.c | 40 | 
1 files changed, 20 insertions, 20 deletions
| diff --git a/board/r360mpi/r360mpi.c b/board/r360mpi/r360mpi.c index c51e412f4..b502e4d78 100644 --- a/board/r360mpi/r360mpi.c +++ b/board/r360mpi/r360mpi.c @@ -105,7 +105,7 @@ static long int dram_size (long int, long int *, long int);  phys_size_t initdram (int board_type)  { -	volatile immap_t *immap = (immap_t *) CFG_IMMR; +	volatile immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;  	volatile memctl8xx_t *memctl = &immap->im_memctl;  	long int size8, size9;  	long int size_b0 = 0; @@ -120,7 +120,7 @@ phys_size_t initdram (int board_type)  	 * with two SDRAM banks or four cycles every 31.2 us with one  	 * bank. It will be adjusted after memory sizing.  	 */ -	memctl->memc_mptpr = CFG_MPTPR_2BK_8K; +	memctl->memc_mptpr = CONFIG_SYS_MPTPR_2BK_8K;  	memctl->memc_mar = 0x00000088; @@ -129,10 +129,10 @@ phys_size_t initdram (int board_type)  	 * preliminary address - these have to be modified after the  	 * SDRAM size has been determined.  	 */ -	memctl->memc_or2 = CFG_OR2_PRELIM; -	memctl->memc_br2 = CFG_BR2_PRELIM; +	memctl->memc_or2 = CONFIG_SYS_OR2_PRELIM; +	memctl->memc_br2 = CONFIG_SYS_BR2_PRELIM; -	memctl->memc_mamr = CFG_MAMR_8COL & (~(MAMR_PTAE));	/* no refresh yet */ +	memctl->memc_mamr = CONFIG_SYS_MAMR_8COL & (~(MAMR_PTAE));	/* no refresh yet */  	udelay (200); @@ -152,7 +152,7 @@ phys_size_t initdram (int board_type)  	 *  	 * try 8 column mode  	 */ -	size8 = dram_size (CFG_MAMR_8COL, (long *) SDRAM_BASE2_PRELIM, +	size8 = dram_size (CONFIG_SYS_MAMR_8COL, (long *) SDRAM_BASE2_PRELIM,  					   SDRAM_MAX_SIZE);  	udelay (1000); @@ -160,7 +160,7 @@ phys_size_t initdram (int board_type)  	/*  	 * try 9 column mode  	 */ -	size9 = dram_size (CFG_MAMR_9COL, (long *) SDRAM_BASE2_PRELIM, +	size9 = dram_size (CONFIG_SYS_MAMR_9COL, (long *) SDRAM_BASE2_PRELIM,  					   SDRAM_MAX_SIZE);  	if (size8 < size9) {		/* leave configuration at 9 columns */ @@ -168,7 +168,7 @@ phys_size_t initdram (int board_type)  /*	debug ("SDRAM Bank 0 in 9 column mode: %ld MB\n", size >> 20);	*/  	} else {			/* back to 8 columns            */  		size_b0 = size8; -		memctl->memc_mamr = CFG_MAMR_8COL; +		memctl->memc_mamr = CONFIG_SYS_MAMR_8COL;  		udelay (500);  /*	debug ("SDRAM Bank 0 in 8 column mode: %ld MB\n", size >> 20);	*/  	} @@ -181,7 +181,7 @@ phys_size_t initdram (int board_type)  	 */  	if ((size_b0 < 0x02000000)) {  		/* reduce to 15.6 us (62.4 us / quad) */ -		memctl->memc_mptpr = CFG_MPTPR_2BK_4K; +		memctl->memc_mptpr = CONFIG_SYS_MPTPR_2BK_4K;  		udelay (1000);  	} @@ -189,20 +189,20 @@ phys_size_t initdram (int board_type)  	 * Final mapping  	 */ -	memctl->memc_or1 = ((-size_b0) & 0xFFFF0000) | CFG_OR_TIMING_SDRAM; -	memctl->memc_br1 = (CFG_SDRAM_BASE & BR_BA_MSK) | BR_MS_UPMA | BR_V; +	memctl->memc_or1 = ((-size_b0) & 0xFFFF0000) | CONFIG_SYS_OR_TIMING_SDRAM; +	memctl->memc_br1 = (CONFIG_SYS_SDRAM_BASE & BR_BA_MSK) | BR_MS_UPMA | BR_V;  	/* adjust refresh rate depending on SDRAM type, one bank */  	reg = memctl->memc_mptpr; -	reg >>= 1;		/* reduce to CFG_MPTPR_1BK_8K / _4K */ +	reg >>= 1;		/* reduce to CONFIG_SYS_MPTPR_1BK_8K / _4K */  	memctl->memc_mptpr = reg;  	udelay (10000);  #ifdef CONFIG_CAN_DRIVER  	/* Initialize OR3 / BR3 */ -	memctl->memc_or3 = CFG_OR3_CAN;		/* switch GPLB_5 to GPLA_5 */ -	memctl->memc_br3 = CFG_BR3_CAN; +	memctl->memc_or3 = CONFIG_SYS_OR3_CAN;		/* switch GPLB_5 to GPLA_5 */ +	memctl->memc_br3 = CONFIG_SYS_BR3_CAN;  	/* Initialize MBMR */  	memctl->memc_mbmr = MBMR_GPL_B4DIS;	/* GPL_B4 works as UPWAITB */ @@ -256,7 +256,7 @@ phys_size_t initdram (int board_type)  static long int dram_size (long int mamr_value,  			   long int *base, long int maxsize)  { -	volatile immap_t *immap = (immap_t *) CFG_IMMR; +	volatile immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;  	volatile memctl8xx_t *memctl = &immap->im_memctl;  	memctl->memc_mamr = mamr_value; @@ -268,7 +268,7 @@ static long int dram_size (long int mamr_value,  void r360_i2c_lcd_write (uchar data0, uchar data1)  { -	if (i2c_write (CFG_I2C_LCD_ADDR, data0, 1, &data1, 1)) { +	if (i2c_write (CONFIG_SYS_I2C_LCD_ADDR, data0, 1, &data1, 1)) {  		printf("Can't write lcd data 0x%02X 0x%02X.\n", data0, data1);  	}  } @@ -292,9 +292,9 @@ int misc_init_r (void)  	char *str;  	int i; -	i2c_init (CFG_I2C_SPEED, CFG_I2C_SLAVE); +	i2c_init (CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE); -	i2c_read (CFG_I2C_KEY_ADDR, 0, 0, (uchar *)kbd_data, KEYBD_DATALEN); +	i2c_read (CONFIG_SYS_I2C_KEY_ADDR, 0, 0, (uchar *)kbd_data, KEYBD_DATALEN);  	for (i = 0; i < KEYBD_DATALEN; ++i) {  		sprintf (keybd_env + i + i, "%02X", kbd_data[i]); @@ -397,10 +397,10 @@ int do_kbd (cmd_tbl_t * cmdtp, int flag, int argc, char *argv[])  	uchar keybd_env[2 * KEYBD_DATALEN + 1];  	int i; -	i2c_init (CFG_I2C_SPEED, CFG_I2C_SLAVE); +	i2c_init (CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE);  	/* Read keys */ -	i2c_read (CFG_I2C_KEY_ADDR, 0, 0, kbd_data, KEYBD_DATALEN); +	i2c_read (CONFIG_SYS_I2C_KEY_ADDR, 0, 0, kbd_data, KEYBD_DATALEN);  	puts ("Keys:");  	for (i = 0; i < KEYBD_DATALEN; ++i) { |