diff options
| author | William Juul <william.juul@datarespons.no> | 2007-10-31 13:53:06 +0100 | 
|---|---|---|
| committer | Scott Wood <scottwood@freescale.com> | 2008-08-12 11:31:15 -0500 | 
| commit | cfa460adfdefcc30d104e1a9ee44994ee349bb7b (patch) | |
| tree | 59400f96629aec9c968b0e3251628302824f5d35 /board/prodrive/alpr/nand.c | |
| parent | cd82919e6c8a73b363a26f34b734923844e52d1c (diff) | |
| download | olio-uboot-2014.01-cfa460adfdefcc30d104e1a9ee44994ee349bb7b.tar.xz olio-uboot-2014.01-cfa460adfdefcc30d104e1a9ee44994ee349bb7b.zip | |
Update MTD to that of Linux 2.6.22.1
A lot changed in the Linux MTD code, since it was last ported from
Linux to U-Boot. This patch takes U-Boot NAND support to the level
of Linux 2.6.22.1 and will enable support for very large NAND devices
(4KB pages) and ease the compatibility between U-Boot and Linux
filesystems.
This patch is tested on two custom boards with PPC and ARM
processors running YAFFS in U-Boot and Linux using gcc-4.1.2
cross compilers.
MAKEALL ppc/arm has some issues:
 * DOC/OneNand/nand_spl is not building (I have not tried porting
   these parts, and since I do not have any HW and I am not familiar
   with this code/HW I think its best left to someone else.)
Except for the issues mentioned above, I have ported all drivers
necessary to run MAKEALL ppc/arm without errors and warnings. Many
drivers were trivial to port, but some were not so trivial. The
following drivers must be examined carefully and maybe rewritten to
some degree:
 cpu/ppc4xx/ndfc.c
 cpu/arm926ejs/davinci/nand.c
 board/delta/nand.c
 board/zylonite/nand.c
Signed-off-by: William Juul <william.juul@tandberg.com>
Signed-off-by: Stig Olsen <stig.olsen@tandberg.com>
Signed-off-by: Scott Wood <scottwood@freescale.com>
Diffstat (limited to 'board/prodrive/alpr/nand.c')
| -rw-r--r-- | board/prodrive/alpr/nand.c | 59 | 
1 files changed, 19 insertions, 40 deletions
| diff --git a/board/prodrive/alpr/nand.c b/board/prodrive/alpr/nand.c index 097e18371..3224d3dd6 100644 --- a/board/prodrive/alpr/nand.c +++ b/board/prodrive/alpr/nand.c @@ -56,43 +56,24 @@ static struct alpr_ndfc_regs *alpr_ndfc = NULL;   *   * There are 2 NAND devices on the board, a Hynix HY27US08561A (1 GByte).   */ -static void alpr_nand_hwcontrol(struct mtd_info *mtd, int cmd) -{ -	switch (cmd) { -	case NAND_CTL_SETCLE: -		hwctl |= 0x1; -		break; -	case NAND_CTL_CLRCLE: -		hwctl &= ~0x1; -		break; -	case NAND_CTL_SETALE: -		hwctl |= 0x2; -		break; -	case NAND_CTL_CLRALE: -		hwctl &= ~0x2; -		break; -	case NAND_CTL_SETNCE: -		break; -	case NAND_CTL_CLRNCE: -		writeb(0x00, &(alpr_ndfc->term)); -		break; -	} -} +static void alpr_nand_hwcontrol(struct mtd_info *mtd, int cmd, unsigned int ctrl) +{	 +    struct nand_chip *this = mtd->priv; -static void alpr_nand_write_byte(struct mtd_info *mtd, u_char byte) -{ -	struct nand_chip *nand = mtd->priv; - -	if (hwctl & 0x1) -		/* -		 * IO_ADDR_W used as CMD[i] reg to support multiple NAND -		 * chips. -		 */ -		writeb(byte, nand->IO_ADDR_W); -	else if (hwctl & 0x2) { -		writeb(byte, &(alpr_ndfc->addr_wait)); -	} else -		writeb(byte, &(alpr_ndfc->data)); +	if (ctrl & NAND_CTRL_CHANGE) { +		if ( ctrl & NAND_CLE ) +			hwctl |= 0x1; +		else +			hwctl &= ~0x1; +		if ( ctrl & NAND_ALE ) +			hwctl |= 0x2; +		else +			hwctl &= ~0x2; +		if ( (ctrl & NAND_NCE) != NAND_NCE) +			writeb(0x00, &(alpr_ndfc->term)); +	} +	if (cmd != NAND_CMD_NONE) +		writeb(cmd, this->IO_ADDR_W);  }  static u_char alpr_nand_read_byte(struct mtd_info *mtd) @@ -158,12 +139,10 @@ int board_nand_init(struct nand_chip *nand)  {  	alpr_ndfc = (struct alpr_ndfc_regs *)CFG_NAND_BASE; -	nand->eccmode = NAND_ECC_SOFT; +	nand->ecc.mode = NAND_ECC_SOFT;  	/* Reference hardware control function */ -	nand->hwcontrol  = alpr_nand_hwcontrol; -	/* Set command delay time */ -	nand->write_byte = alpr_nand_write_byte; +	nand->cmd_ctrl  = alpr_nand_hwcontrol;  	nand->read_byte  = alpr_nand_read_byte;  	nand->write_buf  = alpr_nand_write_buf;  	nand->read_buf   = alpr_nand_read_buf; |