diff options
| author | Jean-Christophe PLAGNIOL-VILLARD <plagnioj@jcrosoft.com> | 2008-10-16 15:01:15 +0200 | 
|---|---|---|
| committer | Wolfgang Denk <wd@denx.de> | 2008-10-18 21:54:03 +0200 | 
| commit | 6d0f6bcf337c5261c08fabe12982178c2c489d76 (patch) | |
| tree | ae13958ffa9c6b58c2ea97aac07a4ad2f04a350f /board/pm856/pm856.c | |
| parent | 71edc271816ec82cf0550dd6980be2da3cc2ad9e (diff) | |
| download | olio-uboot-2014.01-6d0f6bcf337c5261c08fabe12982178c2c489d76.tar.xz olio-uboot-2014.01-6d0f6bcf337c5261c08fabe12982178c2c489d76.zip | |
rename CFG_ macros to CONFIG_SYS
Signed-off-by: Jean-Christophe PLAGNIOL-VILLARD <plagnioj@jcrosoft.com>
Diffstat (limited to 'board/pm856/pm856.c')
| -rw-r--r-- | board/pm856/pm856.c | 40 | 
1 files changed, 20 insertions, 20 deletions
| diff --git a/board/pm856/pm856.c b/board/pm856/pm856.c index ee33286ac..50c42810b 100644 --- a/board/pm856/pm856.c +++ b/board/pm856/pm856.c @@ -238,7 +238,7 @@ initdram(int board_type)  #if defined(CONFIG_DDR_DLL)  	{ -	    volatile ccsr_gur_t *gur = (void *)(CFG_MPC85xx_GUTS_ADDR); +	    volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);  	    int i,x;  	    x = 10; @@ -289,8 +289,8 @@ initdram(int board_type)  void  local_bus_init(void)  { -	volatile ccsr_gur_t *gur = (void *)(CFG_MPC85xx_GUTS_ADDR); -	volatile ccsr_lbc_t *lbc = (void *)(CFG_MPC85xx_LBC_ADDR); +	volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR); +	volatile ccsr_lbc_t *lbc = (void *)(CONFIG_SYS_MPC85xx_LBC_ADDR);  	uint clkdiv;  	uint lbc_hz; @@ -310,10 +310,10 @@ local_bus_init(void)  	lbc_hz = sysinfo.freqSystemBus / 1000000 / clkdiv;  	if (lbc_hz < 66) { -		lbc->lcrr = CFG_LBC_LCRR | 0x80000000;	/* DLL Bypass */ +		lbc->lcrr = CONFIG_SYS_LBC_LCRR | 0x80000000;	/* DLL Bypass */  	} else if (lbc_hz >= 133) { -		lbc->lcrr = CFG_LBC_LCRR & (~0x80000000); /* DLL Enabled */ +		lbc->lcrr = CONFIG_SYS_LBC_LCRR & (~0x80000000); /* DLL Enabled */  	} else {  		/* @@ -328,7 +328,7 @@ local_bus_init(void)  			lbc->lcrr = 0x10000004;  		} -		lbc->lcrr = CFG_LBC_LCRR & (~0x80000000);/* DLL Enabled */ +		lbc->lcrr = CONFIG_SYS_LBC_LCRR & (~0x80000000);/* DLL Enabled */  		udelay(200);  		/* @@ -341,11 +341,11 @@ local_bus_init(void)  	}  } -#if defined(CFG_DRAM_TEST) +#if defined(CONFIG_SYS_DRAM_TEST)  int testdram (void)  { -	uint *pstart = (uint *) CFG_MEMTEST_START; -	uint *pend = (uint *) CFG_MEMTEST_END; +	uint *pstart = (uint *) CONFIG_SYS_MEMTEST_START; +	uint *pend = (uint *) CONFIG_SYS_MEMTEST_END;  	uint *p;  	printf("SDRAM test phase 1:\n"); @@ -382,15 +382,15 @@ int testdram (void)   ************************************************************************/  long int fixed_sdram (void)  { -  #ifndef CFG_RAMBOOT -	volatile ccsr_ddr_t *ddr= (void *)(CFG_MPC85xx_DDR_ADDR); +  #ifndef CONFIG_SYS_RAMBOOT +	volatile ccsr_ddr_t *ddr= (void *)(CONFIG_SYS_MPC85xx_DDR_ADDR); -	ddr->cs0_bnds = CFG_DDR_CS0_BNDS; -	ddr->cs0_config = CFG_DDR_CS0_CONFIG; -	ddr->timing_cfg_1 = CFG_DDR_TIMING_1; -	ddr->timing_cfg_2 = CFG_DDR_TIMING_2; -	ddr->sdram_mode = CFG_DDR_MODE; -	ddr->sdram_interval = CFG_DDR_INTERVAL; +	ddr->cs0_bnds = CONFIG_SYS_DDR_CS0_BNDS; +	ddr->cs0_config = CONFIG_SYS_DDR_CS0_CONFIG; +	ddr->timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1; +	ddr->timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2; +	ddr->sdram_mode = CONFIG_SYS_DDR_MODE; +	ddr->sdram_interval = CONFIG_SYS_DDR_INTERVAL;      #if defined (CONFIG_DDR_ECC)  	ddr->err_disable = 0x0000000D;  	ddr->err_sbe = 0x00ff0000; @@ -399,14 +399,14 @@ long int fixed_sdram (void)  	udelay(500);      #if defined (CONFIG_DDR_ECC)  	/* Enable ECC checking */ -	ddr->sdram_cfg = (CFG_DDR_CONTROL | 0x20000000); +	ddr->sdram_cfg = (CONFIG_SYS_DDR_CONTROL | 0x20000000);      #else -	ddr->sdram_cfg = CFG_DDR_CONTROL; +	ddr->sdram_cfg = CONFIG_SYS_DDR_CONTROL;      #endif  	asm("sync; isync; msync");  	udelay(500);    #endif -	return CFG_SDRAM_SIZE * 1024 * 1024; +	return CONFIG_SYS_SDRAM_SIZE * 1024 * 1024;  }  #endif	/* !defined(CONFIG_SPD_EEPROM) */ |