diff options
| author | Stefan Roese <sr@denx.de> | 2009-09-09 16:25:29 +0200 | 
|---|---|---|
| committer | Stefan Roese <sr@denx.de> | 2009-09-11 10:35:58 +0200 | 
| commit | d1c3b27525b664e8c4db6bb173eed51bfc8220de (patch) | |
| tree | c00f3d0bcfbd5fcc1954cc9cefdbc4c9c41f41ea /board/mpl/common/flash.c | |
| parent | e7963772eb78a6aa1fa65063d64eab3a8626daac (diff) | |
| download | olio-uboot-2014.01-d1c3b27525b664e8c4db6bb173eed51bfc8220de.tar.xz olio-uboot-2014.01-d1c3b27525b664e8c4db6bb173eed51bfc8220de.zip | |
ppc4xx: Big cleanup of PPC4xx defines
This patch cleans up multiple issues of the 4xx register (mostly
DCR, SDR, CPR, etc) definitions:
- Change lower case defines to upper case (plb4_acr -> PLB4_ACR)
- Change the defines to better match the names from the
  user's manuals (e.g. cprpllc -> CPR0_PLLC)
- Removal of some unused defines
Please test this patch intensive on your PPC4xx platform. Even though
I tried not to break anything and tested successfully on multiple
4xx AMCC platforms, testing on custom platforms is recommended.
Signed-off-by: Stefan Roese <sr@denx.de>
Diffstat (limited to 'board/mpl/common/flash.c')
| -rw-r--r-- | board/mpl/common/flash.c | 58 | 
1 files changed, 29 insertions, 29 deletions
| diff --git a/board/mpl/common/flash.c b/board/mpl/common/flash.c index 355608cd3..682f0e76d 100644 --- a/board/mpl/common/flash.c +++ b/board/mpl/common/flash.c @@ -97,7 +97,7 @@ int get_boot_mode(void)  {  	unsigned long pbcr;  	int res = 0; -	pbcr = mfdcr (strap); +	pbcr = mfdcr (CPC0_PSR);  	if ((pbcr & PSR_ROM_WIDTH_MASK) == 0)  		/* boot via MPS or MPS mapping */  		res = BOOT_MPS; @@ -123,29 +123,29 @@ void setup_cs_reloc(void)  	/* first findout on which cs the flash is */  	if(mode & BOOT_MPS) {  		/* map flash high on CS1 and MPS on CS0 */ -		mtdcr (ebccfga, pb0ap); -		mtdcr (ebccfgd, MPS_AP); -		mtdcr (ebccfga, pb0cr); -		mtdcr (ebccfgd, MPS_CR); +		mtdcr (EBC0_CFGADDR, PB0AP); +		mtdcr (EBC0_CFGDATA, MPS_AP); +		mtdcr (EBC0_CFGADDR, PB0CR); +		mtdcr (EBC0_CFGDATA, MPS_CR);  		/* we use the default values (max values) for the flash  		 * because its real size is not yet known */ -		mtdcr (ebccfga, pb1ap); -		mtdcr (ebccfgd, FLASH_AP); -		mtdcr (ebccfga, pb1cr); -		mtdcr (ebccfgd, FLASH_CR_B); +		mtdcr (EBC0_CFGADDR, PB1AP); +		mtdcr (EBC0_CFGDATA, FLASH_AP); +		mtdcr (EBC0_CFGADDR, PB1CR); +		mtdcr (EBC0_CFGDATA, FLASH_CR_B);  	}  	else {  		/* map flash high on CS0 and MPS on CS1 */ -		mtdcr (ebccfga, pb1ap); -		mtdcr (ebccfgd, MPS_AP); -		mtdcr (ebccfga, pb1cr); -		mtdcr (ebccfgd, MPS_CR); +		mtdcr (EBC0_CFGADDR, PB1AP); +		mtdcr (EBC0_CFGDATA, MPS_AP); +		mtdcr (EBC0_CFGADDR, PB1CR); +		mtdcr (EBC0_CFGDATA, MPS_CR);  		/* we use the default values (max values) for the flash  		 * because its real size is not yet known */ -		mtdcr (ebccfga, pb0ap); -		mtdcr (ebccfgd, FLASH_AP); -		mtdcr (ebccfga, pb0cr); -		mtdcr (ebccfgd, FLASH_CR_B); +		mtdcr (EBC0_CFGADDR, PB0AP); +		mtdcr (EBC0_CFGDATA, FLASH_AP); +		mtdcr (EBC0_CFGADDR, PB0CR); +		mtdcr (EBC0_CFGDATA, FLASH_CR_B);  	}  } @@ -217,34 +217,34 @@ unsigned long flash_init (void)  	}  	if(mode & BOOT_MPS) {  		/* flash is on CS1 */ -		mtdcr(ebccfga, pb1cr); -		flashcr = mfdcr (ebccfgd); +		mtdcr(EBC0_CFGADDR, PB1CR); +		flashcr = mfdcr (EBC0_CFGDATA);  		/* we map the flash high in every case */  		flashcr&=0x0001FFFF; /* mask out address bits */  		flashcr|= ((0-flash_info[0].size) & 0xFFF00000); /* start addr */  		flashcr|= (i << 17); /* size addr */ -		mtdcr(ebccfga, pb1cr); -		mtdcr(ebccfgd, flashcr); +		mtdcr(EBC0_CFGADDR, PB1CR); +		mtdcr(EBC0_CFGDATA, flashcr);  	}  	else {  		/* flash is on CS0 */ -		mtdcr(ebccfga, pb0cr); -		flashcr = mfdcr (ebccfgd); +		mtdcr(EBC0_CFGADDR, PB0CR); +		flashcr = mfdcr (EBC0_CFGDATA);  		/* we map the flash high in every case */  		flashcr&=0x0001FFFF; /* mask out address bits */  		flashcr|= ((0-flash_info[0].size) & 0xFFF00000); /* start addr */  		flashcr|= (i << 17); /* size addr */ -		mtdcr(ebccfga, pb0cr); -		mtdcr(ebccfgd, flashcr); +		mtdcr(EBC0_CFGADDR, PB0CR); +		mtdcr(EBC0_CFGDATA, flashcr);  	}  #if 0  	/* enable this (PIP405/MIP405 only) if you want to test if  	   the relocation has be done ok.  	   This will disable both Chipselects */ -	mtdcr (ebccfga, pb0cr); -	mtdcr (ebccfgd, 0L); -	mtdcr (ebccfga, pb1cr); -	mtdcr (ebccfgd, 0L); +	mtdcr (EBC0_CFGADDR, PB0CR); +	mtdcr (EBC0_CFGDATA, 0L); +	mtdcr (EBC0_CFGADDR, PB1CR); +	mtdcr (EBC0_CFGDATA, 0L);  	printf("CS0 & CS1 switched off for test\n");  #endif  	/* patch version_string */ |