diff options
| author | Stefan Roese <sr@denx.de> | 2009-09-24 13:59:57 +0200 | 
|---|---|---|
| committer | Stefan Roese <sr@denx.de> | 2009-09-28 10:45:54 +0200 | 
| commit | 95b602bab5fec2fffab07a01ea3947c70d1bacc1 (patch) | |
| tree | acee523787d213090cc592029f1d566473bc1fd7 /board/exbitgen/init.S | |
| parent | 952e7760bfc5b0e3b142b9ce34e7fbb7d008c900 (diff) | |
| download | olio-uboot-2014.01-95b602bab5fec2fffab07a01ea3947c70d1bacc1.tar.xz olio-uboot-2014.01-95b602bab5fec2fffab07a01ea3947c70d1bacc1.zip | |
ppc4xx: Convert PPC4xx SDRAM defines from lower case to upper case
The latest PPC4xx register cleanup patch missed some SDRAM defines.
This patch now changes lower case UIC defines to upper case. Also
some names are changed to match the naming in the IBM/AMCC users
manuals (e.g. mem_mcopt1 -> SDRAM0_CFG).
Signed-off-by: Stefan Roese <sr@denx.de>
Diffstat (limited to 'board/exbitgen/init.S')
| -rw-r--r-- | board/exbitgen/init.S | 14 | 
1 files changed, 7 insertions, 7 deletions
| diff --git a/board/exbitgen/init.S b/board/exbitgen/init.S index c2dae560f..7a9726fe7 100644 --- a/board/exbitgen/init.S +++ b/board/exbitgen/init.S @@ -382,7 +382,7 @@ sdram_init:  	/*----------------------------------------------------------- */  	/* Set SDTR1  */  	/*----------------------------------------------------------- */ -	addi    r5,0,mem_sdtr1 +	addi    r5,0,SDRAM0_TR  	mtdcr   SDRAM0_CFGADDR,r5  	mtdcr   SDRAM0_CFGDATA,r4 @@ -413,7 +413,7 @@ sdram_init:  	/* Set SDRAM bank 0 register and adjust r6 for next bank */  	/*------------------------------------------------------ */ -	addi    r7,0,mem_mb0cf +	addi    r7,0,SDRAM0_B0CR  	mtdcr   SDRAM0_CFGADDR,r7  	mtdcr   SDRAM0_CFGDATA,r6 @@ -424,7 +424,7 @@ sdram_init:  	cmpi	0, r12, 2  	bne	b1skip -	addi    r7,0,mem_mb1cf +	addi    r7,0,SDRAM0_B1CR  	mtdcr   SDRAM0_CFGADDR,r7  	mtdcr   SDRAM0_CFGDATA,r6 @@ -432,7 +432,7 @@ sdram_init:  	/* Set SDRAM bank 2 register and adjust r6 for next bank */  	/*------------------------------------------------------ */ -b1skip:	addi    r7,0,mem_mb2cf +b1skip:	addi    r7,0,SDRAM0_B2CR  	mtdcr   SDRAM0_CFGADDR,r7  	mtdcr   SDRAM0_CFGDATA,r6 @@ -443,7 +443,7 @@ b1skip:	addi    r7,0,mem_mb2cf  	cmpi	0, r12, 2  	bne	b3skip -	addi    r7,0,mem_mb3cf +	addi    r7,0,SDRAM0_B3CR  	mtdcr   SDRAM0_CFGADDR,r7  	mtdcr   SDRAM0_CFGDATA,r6  b3skip: @@ -456,7 +456,7 @@ b3skip:  	addis   r7, 0, 0x05F0	/* RTR value for 100Mhz */  	bl	rtr_2  rtr_1:	addis	r7, 0, 0x03F8 -rtr_2:	addi    r4,0,mem_rtr +rtr_2:	addi    r4,0,SDRAM0_RTR  	mtdcr   SDRAM0_CFGADDR,r4  	mtdcr   SDRAM0_CFGDATA,r7 @@ -476,7 +476,7 @@ rtr_2:	addi    r4,0,mem_rtr  	/* Set DC_EN to '1' and BRD_PRF to '01' for 16 byte PLB Burst  */  	/* read/prefetch. */  	/*----------------------------------------------------------- */ -	addi    r4,0,mem_mcopt1 +	addi    r4,0,SDRAM0_CFG  	mtdcr   SDRAM0_CFGADDR,r4  	addis   r4,0,0x80C0             /* set DC_EN=1 */  	ori     r4,r4,0x0000 |