diff options
| author | Stefan Roese <sr@denx.de> | 2009-09-24 13:59:57 +0200 | 
|---|---|---|
| committer | Stefan Roese <sr@denx.de> | 2009-09-28 10:45:54 +0200 | 
| commit | 95b602bab5fec2fffab07a01ea3947c70d1bacc1 (patch) | |
| tree | acee523787d213090cc592029f1d566473bc1fd7 /board/eric/init.S | |
| parent | 952e7760bfc5b0e3b142b9ce34e7fbb7d008c900 (diff) | |
| download | olio-uboot-2014.01-95b602bab5fec2fffab07a01ea3947c70d1bacc1.tar.xz olio-uboot-2014.01-95b602bab5fec2fffab07a01ea3947c70d1bacc1.zip | |
ppc4xx: Convert PPC4xx SDRAM defines from lower case to upper case
The latest PPC4xx register cleanup patch missed some SDRAM defines.
This patch now changes lower case UIC defines to upper case. Also
some names are changed to match the naming in the IBM/AMCC users
manuals (e.g. mem_mcopt1 -> SDRAM0_CFG).
Signed-off-by: Stefan Roese <sr@denx.de>
Diffstat (limited to 'board/eric/init.S')
| -rw-r--r-- | board/eric/init.S | 14 | 
1 files changed, 7 insertions, 7 deletions
| diff --git a/board/eric/init.S b/board/eric/init.S index 16ab11eae..c18663a75 100644 --- a/board/eric/init.S +++ b/board/eric/init.S @@ -228,7 +228,7 @@ sdram_init:  	/* Set MB0CF for bank 0. (0-32MB) Address Mode 4 since 12x8(2) */  	/*------------------------------------------------------------------- */ -	addi    r4,0,mem_mb0cf +	addi    r4,0,SDRAM0_B0CR  	mtdcr   SDRAM0_CFGADDR,r4  	addis   r4,0,MB0CF@h  	ori     r4,r4,MB0CF@l @@ -238,7 +238,7 @@ sdram_init:  	/* Set MB1CF for bank 1. (32MB-64MB) Address Mode 4 since 12x8(2) */  	/*------------------------------------------------------------------- */ -	addi    r4,0,mem_mb1cf +	addi    r4,0,SDRAM0_B1CR  	mtdcr   SDRAM0_CFGADDR,r4  	addis   r4,0,MB1CF@h  	ori     r4,r4,MB1CF@l @@ -248,7 +248,7 @@ sdram_init:  	/* Set MB2CF for bank 2. off */  	/*------------------------------------------------------------------- */ -	addi    r4,0,mem_mb2cf +	addi    r4,0,SDRAM0_B2CR  	mtdcr   SDRAM0_CFGADDR,r4  	addis   r4,0,MB2CF@h  	ori     r4,r4,MB2CF@l @@ -258,7 +258,7 @@ sdram_init:  	/* Set MB3CF for bank 3. off */  	/*------------------------------------------------------------------- */ -	addi    r4,0,mem_mb3cf +	addi    r4,0,SDRAM0_B3CR  	mtdcr   SDRAM0_CFGADDR,r4  	addis   r4,0,MB3CF@h  	ori     r4,r4,MB3CF@l @@ -305,14 +305,14 @@ sdram_init:  	/*------------------------------------------------------------------- */  	/* Set SDTR1 */  	/*------------------------------------------------------------------- */ -	addi    r4,0,mem_sdtr1 +	addi    r4,0,SDRAM0_TR  	mtdcr   SDRAM0_CFGADDR,r4  	mtdcr   SDRAM0_CFGDATA,r6  	/*------------------------------------------------------------------- */  	/* Set RTR */  	/*------------------------------------------------------------------- */ -	addi    r4,0,mem_rtr +	addi    r4,0,SDRAM0_RTR  	mtdcr   SDRAM0_CFGADDR,r4  	mtdcr   SDRAM0_CFGDATA,r7 @@ -332,7 +332,7 @@ sdram_init:  	/* Set DC_EN to '1' and BRD_PRF to '01' for 16 byte PLB Burst */  	/* read/prefetch. */  	/*------------------------------------------------------------------- */ -	addi    r4,0,mem_mcopt1 +	addi    r4,0,SDRAM0_CFG  	mtdcr   SDRAM0_CFGADDR,r4  	addis   r4,0,0x8080             /* set DC_EN=1 */  	ori     r4,r4,0x0000 |