diff options
| author | Albert ARIBAUD <albert.u.boot@aribaud.net> | 2014-01-06 09:32:42 +0100 | 
|---|---|---|
| committer | Albert ARIBAUD <albert.u.boot@aribaud.net> | 2014-01-06 09:32:42 +0100 | 
| commit | 4b0561d84198f8d696fd51cfc27aeac8c7482a8c (patch) | |
| tree | b606414d6bfe1332209a282955233a1d87547f40 /arch/arm/include/asm/arch-exynos/clock.h | |
| parent | a891601ce51edbafa1a2750c96a618e4fcbca1c2 (diff) | |
| parent | a5e15bbb42512ee5be53967019e9649816790d7e (diff) | |
| download | olio-uboot-2014.01-4b0561d84198f8d696fd51cfc27aeac8c7482a8c.tar.xz olio-uboot-2014.01-4b0561d84198f8d696fd51cfc27aeac8c7482a8c.zip | |
Merge branch 'u-boot-samsung/master' into 'u-boot-arm/master'
Diffstat (limited to 'arch/arm/include/asm/arch-exynos/clock.h')
| -rw-r--r-- | arch/arm/include/asm/arch-exynos/clock.h | 494 | 
1 files changed, 494 insertions, 0 deletions
| diff --git a/arch/arm/include/asm/arch-exynos/clock.h b/arch/arm/include/asm/arch-exynos/clock.h index cf26eeffc..8259b92b8 100644 --- a/arch/arm/include/asm/arch-exynos/clock.h +++ b/arch/arm/include/asm/arch-exynos/clock.h @@ -858,6 +858,500 @@ struct exynos5_clock {  	unsigned char	res123[0xf5d8];  }; +struct exynos5420_clock { +	unsigned int	apll_lock;			/* 0x10010000 */ +	unsigned char	res1[0xfc]; +	unsigned int	apll_con0; +	unsigned int	apll_con1; +	unsigned char	res2[0xf8]; +	unsigned int	src_cpu; +	unsigned char	res3[0x1fc]; +	unsigned int	mux_stat_cpu; +	unsigned char	res4[0xfc]; +	unsigned int	div_cpu0;		/* 0x10010500 */ +	unsigned int	div_cpu1; +	unsigned char	res5[0xf8]; +	unsigned int	div_stat_cpu0; +	unsigned int	div_stat_cpu1; +	unsigned char	res6[0xf8]; +	unsigned int	gate_bus_cpu; +	unsigned char	res7[0xfc]; +	unsigned int	gate_sclk_cpu; +	unsigned char	res8[0x1fc]; +	unsigned int	clkout_cmu_cpu;		/* 0x10010a00 */ +	unsigned int	clkout_cmu_cpu_div_stat; +	unsigned char	res9[0x5f8]; +	unsigned int	armclk_stopctrl; +	unsigned char	res10[0x4]; +	unsigned int	arm_ema_ctrl; +	unsigned int	arm_ema_status; +	unsigned char	res11[0x10]; +	unsigned int	pwr_ctrl; +	unsigned int	pwr_ctrl2; +	unsigned char	res12[0xd8]; +	unsigned int	apll_con0_l8;		/* 0x1001100 */ +	unsigned int	apll_con0_l7; +	unsigned int	apll_con0_l6; +	unsigned int	apll_con0_l5; +	unsigned int	apll_con0_l4; +	unsigned int	apll_con0_l3; +	unsigned int	apll_con0_l2; +	unsigned int	apll_con0_l1; +	unsigned int	iem_control; +	unsigned char	res13[0xdc]; +	unsigned int	apll_con1_l8;		/* 0x10011200 */ +	unsigned int	apll_con1_l7; +	unsigned int	apll_con1_l6; +	unsigned int	apll_con1_l5; +	unsigned int	apll_con1_l4; +	unsigned int	apll_con1_l3; +	unsigned int	apll_con1_l2; +	unsigned int	apll_con1_l1; +	unsigned char	res14[0xe0]; +	unsigned int	clkdiv_iem_l8; +	unsigned int	clkdiv_iem_l7;		/* 0x10011304 */ +	unsigned int	clkdiv_iem_l6; +	unsigned int	clkdiv_iem_l5; +	unsigned int	clkdiv_iem_l4; +	unsigned int	clkdiv_iem_l3; +	unsigned int	clkdiv_iem_l2; +	unsigned int	clkdiv_iem_l1; +	unsigned char	res15[0xe0]; +	unsigned int	l2_status; +	unsigned char	res16[0x0c]; +	unsigned int	cpu_status;		/* 0x10011410 */ +	unsigned char	res17[0x0c]; +	unsigned int	ptm_status; +	unsigned char	res18[0xbdc]; +	unsigned int	cmu_cpu_spare0; +	unsigned int	cmu_cpu_spare1; +	unsigned int	cmu_cpu_spare2; +	unsigned int	cmu_cpu_spare3; +	unsigned int	cmu_cpu_spare4; +	unsigned char	res19[0x1fdc]; +	unsigned int	cmu_cpu_version; +	unsigned char	res20[0x20c]; +	unsigned int	src_cperi0;		/* 0x10014200 */ +	unsigned int	src_cperi1; +	unsigned char	res21[0xf8]; +	unsigned int	src_mask_cperi; +	unsigned char	res22[0x100]; +	unsigned int	mux_stat_cperi1; +	unsigned char	res23[0xfc]; +	unsigned int	div_cperi1; +	unsigned char	res24[0xfc]; +	unsigned int	div_stat_cperi1; +	unsigned char	res25[0xf8]; +	unsigned int	gate_bus_cperi0;	/* 0x10014700 */ +	unsigned int	gate_bus_cperi1; +	unsigned char	res26[0xf8]; +	unsigned int	gate_sclk_cperi; +	unsigned char	res27[0xfc]; +	unsigned int	gate_ip_cperi; +	unsigned char	res28[0xfc]; +	unsigned int	clkout_cmu_cperi; +	unsigned int	clkout_cmu_cperi_div_stat; +	unsigned char	res29[0x5f8]; +	unsigned int	dcgidx_map0;		/* 0x10015000 */ +	unsigned int	dcgidx_map1; +	unsigned int	dcgidx_map2; +	unsigned char	res30[0x14]; +	unsigned int	dcgperf_map0; +	unsigned int	dcgperf_map1; +	unsigned char	res31[0x18]; +	unsigned int	dvcidx_map; +	unsigned char	res32[0x1c]; +	unsigned int	freq_cpu; +	unsigned int	freq_dpm; +	unsigned char	res33[0x18]; +	unsigned int	dvsemclk_en;		/* 0x10015080 */ +	unsigned int	maxperf; +	unsigned char	res34[0x2e78]; +	unsigned int	cmu_cperi_spare0; +	unsigned int	cmu_cperi_spare1; +	unsigned int	cmu_cperi_spare2; +	unsigned int	cmu_cperi_spare3; +	unsigned int	cmu_cperi_spare4; +	unsigned int	cmu_cperi_spare5; +	unsigned int	cmu_cperi_spare6; +	unsigned int	cmu_cperi_spare7; +	unsigned int	cmu_cperi_spare8; +	unsigned char	res35[0xcc]; +	unsigned int	cmu_cperi_version;		/* 0x10017ff0 */ +	unsigned char	res36[0x50c]; +	unsigned int	div_g2d; +	unsigned char	res37[0xfc]; +	unsigned int	div_stat_g2d; +	unsigned char	res38[0xfc]; +	unsigned int	gate_bus_g2d; +	unsigned char	res39[0xfc]; +	unsigned int	gate_ip_g2d; +	unsigned char	res40[0x1fc]; +	unsigned int	clkout_cmu_g2d; +	unsigned int	clkout_cmu_g2d_div_stat;	/* 0x10018a04 */ +	unsigned char	res41[0xf8]; +	unsigned int	cmu_g2d_spare0; +	unsigned int	cmu_g2d_spare1; +	unsigned int	cmu_g2d_spare2; +	unsigned int	cmu_g2d_spare3; +	unsigned int	cmu_g2d_spare4; +	unsigned char	res42[0x34dc]; +	unsigned int	cmu_g2d_version; +	unsigned char	res43[0x30c]; +	unsigned int	div_cmu_isp0; +	unsigned int	div_cmu_isp1; +	unsigned int	div_isp2;		/* 0x1001c308 */ +	unsigned char	res44[0xf4]; +	unsigned int	div_stat_cmu_isp0; +	unsigned int	div_stat_cmu_isp1; +	unsigned int	div_stat_isp2; +	unsigned char	res45[0x2f4]; +	unsigned int	gate_bus_isp0; +	unsigned int	gate_bus_isp1; +	unsigned int	gate_bus_isp2; +	unsigned int	gate_bus_isp3; +	unsigned char	res46[0xf0]; +	unsigned int	gate_ip_isp0; +	unsigned int	gate_ip_isp1; +	unsigned char	res47[0xf8]; +	unsigned int	gate_sclk_isp; +	unsigned char	res48[0x0c]; +	unsigned int	mcuisp_pwr_ctrl;		/* 0x1001c910 */ +	unsigned char	res49[0x0ec]; +	unsigned int	clkout_cmu_isp; +	unsigned int	clkout_cmu_isp_div_stat; +	unsigned char	res50[0xf8]; +	unsigned int	cmu_isp_spare0; +	unsigned int	cmu_isp_spare1; +	unsigned int	cmu_isp_spare2; +	unsigned int	cmu_isp_spare3; +	unsigned char	res51[0x34e0]; +	unsigned int	cmu_isp_version; +	unsigned char	res52[0x2c]; +	unsigned int	cpll_lock;			/* 10020020 */ +	unsigned char	res53[0xc]; +	unsigned int	dpll_lock; +	unsigned char	res54[0xc]; +	unsigned int	epll_lock; +	unsigned char	res55[0xc]; +	unsigned int	rpll_lock; +	unsigned char	res56[0xc]; +	unsigned int	ipll_lock; +	unsigned char	res57[0xc]; +	unsigned int	spll_lock; +	unsigned char	res58[0xc]; +	unsigned int	vpll_lock; +	unsigned char	res59[0xc]; +	unsigned int	mpll_lock; +	unsigned char	res60[0x8c]; +	unsigned int	cpll_con0;			/* 10020120 */ +	unsigned int	cpll_con1; +	unsigned int	dpll_con0; +	unsigned int	dpll_con1; +	unsigned int	epll_con0; +	unsigned int	epll_con1; +	unsigned int	epll_con2; +	unsigned char	res601[0x4]; +	unsigned int	rpll_con0; +	unsigned int	rpll_con1; +	unsigned int	rpll_con2; +	unsigned char	res602[0x4]; +	unsigned int	ipll_con0; +	unsigned int	ipll_con1; +	unsigned char	res61[0x8]; +	unsigned int	spll_con0; +	unsigned int	spll_con1; +	unsigned char	res62[0x8]; +	unsigned int	vpll_con0; +	unsigned int	vpll_con1; +	unsigned char	res63[0x8]; +	unsigned int	mpll_con0; +	unsigned int	mpll_con1; +	unsigned char	res64[0x78]; +	unsigned int	src_top0;		/* 0x10020200 */ +	unsigned int	src_top1; +	unsigned int	src_top2; +	unsigned int	src_top3; +	unsigned int	src_top4; +	unsigned int	src_top5; +	unsigned int	src_top6; +	unsigned int	src_top7; +	unsigned char	res65[0xc]; +	unsigned int	src_disp10;		/* 0x1002022c */ +	unsigned char	res66[0x10]; +	unsigned int	src_mau; +	unsigned int	src_fsys; +	unsigned char	res67[0x8]; +	unsigned int	src_peric0; +	unsigned int	src_peric1; +	unsigned char	res68[0x18]; +	unsigned int	src_isp; +	unsigned char	res69[0x0c]; +	unsigned int	src_top10; +	unsigned int	src_top11; +	unsigned int	src_top12; +	unsigned char	res70[0x74]; +	unsigned int	src_mask_top0; +	unsigned int	src_mask_top1; +	unsigned int	src_mask_top2; +	unsigned char	res71[0x10]; +	unsigned int	src_mask_top7; +	unsigned char	res72[0xc]; +	unsigned int	src_mask_disp10;	/* 0x1002032c */ +	unsigned char	res73[0x4]; +	unsigned int	src_mask_mau; +	unsigned char	res74[0x8]; +	unsigned int	src_mask_fsys; +	unsigned char	res75[0xc]; +	unsigned int	src_mask_peric0; +	unsigned int	src_mask_peric1; +	unsigned char	res76[0x18]; +	unsigned int	src_mask_isp; +	unsigned char	res77[0x8c]; +	unsigned int	mux_stat_top0;		/* 0x10020400 */ +	unsigned int	mux_stat_top1; +	unsigned int	mux_stat_top2; +	unsigned int	mux_stat_top3; +	unsigned int	mux_stat_top4; +	unsigned int	mux_stat_top5; +	unsigned int	mux_stat_top6; +	unsigned int	mux_stat_top7; +	unsigned char	res78[0x60]; +	unsigned int	mux_stat_top10; +	unsigned int	mux_stat_top11; +	unsigned int	mux_stat_top12; +	unsigned char	res79[0x74]; +	unsigned int	div_top0;		/* 0x10020500 */ +	unsigned int	div_top1; +	unsigned int	div_top2; +	unsigned char	res80[0x20]; +	unsigned int	div_disp10; +	unsigned char	res81[0x14]; +	unsigned int	div_mau; +	unsigned int	div_fsys0; +	unsigned int	div_fsys1; +	unsigned int	div_fsys2; +	unsigned char	res82[0x4]; +	unsigned int	div_peric0; +	unsigned int	div_peric1; +	unsigned int	div_peric2; +	unsigned int	div_peric3; +	unsigned int	div_peric4;		/* 0x10020568 */ +	unsigned char	res83[0x14]; +	unsigned int	div_isp0; +	unsigned int	div_isp1; +	unsigned char	res84[0x8]; +	unsigned int	clkdiv2_ratio; +	unsigned char	res850[0xc]; +	unsigned int	clkdiv4_ratio; +	unsigned char	res85[0x5c]; +	unsigned int	div_stat_top0; +	unsigned int	div_stat_top1; +	unsigned int	div_stat_top2; +	unsigned char	res86[0x20]; +	unsigned int	div_stat_disp10; +	unsigned char	res87[0x14]; +	unsigned int	div_stat_mau;		/* 0x10020644 */ +	unsigned int	div_stat_fsys0; +	unsigned int	div_stat_fsys1; +	unsigned int	div_stat_fsys2; +	unsigned char	res88[0x4]; +	unsigned int	div_stat_peric0; +	unsigned int	div_stat_peric1; +	unsigned int	div_stat_peric2; +	unsigned int	div_stat_peric3; +	unsigned int	div_stat_peric4; +	unsigned char	res89[0x14]; +	unsigned int	div_stat_isp0; +	unsigned int	div_stat_isp1; +	unsigned char	res90[0x8]; +	unsigned int	clkdiv2_stat0; +	unsigned char	res91[0xc]; +	unsigned int	clkdiv4_stat; +	unsigned char	res92[0x5c]; +	unsigned int	gate_bus_top;		/* 0x10020700 */ +	unsigned char	res93[0xc]; +	unsigned int	gate_bus_gscl0; +	unsigned char	res94[0xc]; +	unsigned int	gate_bus_gscl1; +	unsigned char	res95[0x4]; +	unsigned int	gate_bus_disp1; +	unsigned char	res96[0x4]; +	unsigned int	gate_bus_wcore; +	unsigned int	gate_bus_mfc; +	unsigned int	gate_bus_g3d; +	unsigned int	gate_bus_gen; +	unsigned int	gate_bus_fsys0; +	unsigned int	gate_bus_fsys1; +	unsigned int	gate_bus_fsys2; +	unsigned int	gate_bus_mscl; +	unsigned int	gate_bus_peric; +	unsigned int	gate_bus_peric1; +	unsigned char	res97[0x8]; +	unsigned int	gate_bus_peris0; +	unsigned int	gate_bus_peris1;	/* 0x10020764 */ +	unsigned char	res98[0x8]; +	unsigned int	gate_bus_noc; +	unsigned char	res99[0xac]; +	unsigned int	gate_top_sclk_gscl; +	unsigned char	res1000[0x4]; +	unsigned int	gate_top_sclk_disp1; +	unsigned char	res100[0x10]; +	unsigned int	gate_top_sclk_mau; +	unsigned int	gate_top_sclk_fsys; +	unsigned char	res101[0xc]; +	unsigned int	gate_top_sclk_peric; +	unsigned char	res102[0xc]; +	unsigned int	gate_top_sclk_cperi; +	unsigned char	res103[0xc]; +	unsigned int	gate_top_sclk_isp; +	unsigned char	res104[0x9c]; +	unsigned int	gate_ip_gscl0; +	unsigned char	res105[0xc]; +	unsigned int	gate_ip_gscl1; +	unsigned char	res106[0x4]; +	unsigned int	gate_ip_disp1; +	unsigned int	gate_ip_mfc; +	unsigned int	gate_ip_g3d; +	unsigned int	gate_ip_gen;		/* 0x10020934 */ +	unsigned char	res107[0xc]; +	unsigned int	gate_ip_fsys; +	unsigned char	res108[0x8]; +	unsigned int	gate_ip_peric; +	unsigned char	res109[0xc]; +	unsigned int	gate_ip_peris; +	unsigned char	res110[0xc]; +	unsigned int	gate_ip_mscl; +	unsigned char	res111[0xc]; +	unsigned int	gate_ip_block; +	unsigned char	res112[0xc]; +	unsigned int	bypass; +	unsigned char	res113[0x6c]; +	unsigned int	clkout_cmu_top; +	unsigned int	clkout_cmu_top_div_stat; +	unsigned char	res114[0xf8]; +	unsigned int	clkout_top_spare0; +	unsigned int	clkout_top_spare1; +	unsigned int	clkout_top_spare2; +	unsigned int	clkout_top_spare3; +	unsigned char	res115[0x34e0]; +	unsigned int	clkout_top_version; +	unsigned char	res116[0xc01c]; +	unsigned int	bpll_lock;			/* 0x10030010 */ +	unsigned char	res117[0xfc]; +	unsigned int	bpll_con0; +	unsigned int	bpll_con1; +	unsigned char	res118[0xe8]; +	unsigned int	src_cdrex; +	unsigned char	res119[0x1fc]; +	unsigned int	mux_stat_cdrex; +	unsigned char	res120[0xfc]; +	unsigned int	div_cdrex0; +	unsigned int	div_cdrex1; +	unsigned char	res121[0xf8]; +	unsigned int	div_stat_cdrex; +	unsigned char	res1211[0xfc]; +	unsigned int	gate_bus_cdrex; +	unsigned int	gate_bus_cdrex1; +	unsigned char	res122[0x1f8]; +	unsigned int	gate_ip_cdrex; +	unsigned char	res123[0x10]; +	unsigned int	dmc_freq_ctrl;		/* 0x10030914 */ +	unsigned char	res124[0x4]; +	unsigned int	pause; +	unsigned int	ddrphy_lock_ctrl; +	unsigned char	res125[0xdc]; +	unsigned int	clkout_cmu_cdrex; +	unsigned int	clkout_cmu_cdrex_div_stat; +	unsigned char	res126[0x8]; +	unsigned int	lpddr3phy_ctrl; +	unsigned int	lpddr3phy_con0; +	unsigned int	lpddr3phy_con1; +	unsigned int	lpddr3phy_con2; +	unsigned int	lpddr3phy_con3; +	unsigned int	lpddr3phy_con4; +	unsigned int	lpddr3phy_con5;		/* 0x10030a28 */ +	unsigned int	pll_div2_sel; +	unsigned char	res127[0xd0]; +	unsigned int	cmu_cdrex_spare0; +	unsigned int	cmu_cdrex_spare1; +	unsigned int	cmu_cdrex_spare2; +	unsigned int	cmu_cdrex_spare3; +	unsigned int	cmu_cdrex_spare4; +	unsigned char	res128[0x34dc]; +	unsigned int	cmu_cdrex_version;		/* 0x10033ff0 */ +	unsigned char	res129[0x400c]; +	unsigned int	kpll_lock; +	unsigned char	res130[0xfc]; +	unsigned int	kpll_con0; +	unsigned int	kpll_con1; +	unsigned char	res131[0xf8]; +	unsigned int	src_kfc; +	unsigned char	res132[0x1fc]; +	unsigned int	mux_stat_kfc;		/* 0x10038400 */ +	unsigned char	res133[0xfc]; +	unsigned int	div_kfc0; +	unsigned char	res134[0xfc]; +	unsigned int	div_stat_kfc0; +	unsigned char	res135[0xfc]; +	unsigned int	gate_bus_cpu_kfc; +	unsigned char	res136[0xfc]; +	unsigned int	gate_sclk_cpu_kfc; +	unsigned char	res137[0x1fc]; +	unsigned int	clkout_cmu_kfc; +	unsigned int	clkout_cmu_kfc_div_stat;	/* 0x10038a04 */ +	unsigned char	res138[0x5f8]; +	unsigned int	armclk_stopctrl_kfc; +	unsigned char	res139[0x4]; +	unsigned int	armclk_ema_ctrl_kfc; +	unsigned int	armclk_ema_status_kfc; +	unsigned char	res140[0x10]; +	unsigned int	pwr_ctrl_kfc; +	unsigned int	pwr_ctrl2_kfc; +	unsigned char	res141[0xd8]; +	unsigned int	kpll_con0_l8; +	unsigned int	kpll_con0_l7; +	unsigned int	kpll_con0_l6; +	unsigned int	kpll_con0_l5; +	unsigned int	kpll_con0_l4; +	unsigned int	kpll_con0_l3; +	unsigned int	kpll_con0_l2; +	unsigned int	kpll_con0_l1; +	unsigned int	iem_control_kfc;		/* 0x10039120 */ +	unsigned char	res142[0xdc]; +	unsigned int	kpll_con1_l8; +	unsigned int	kpll_con1_l7; +	unsigned int	kpll_con1_l6; +	unsigned int	kpll_con1_l5; +	unsigned int	kpll_con1_l4; +	unsigned int	kpll_con1_l3; +	unsigned int	kpll_con1_l2; +	unsigned int	kpll_con1_l1; +	unsigned char	res143[0xe0]; +	unsigned int	clkdiv_iem_l8_kfc;		/* 0x10039300 */ +	unsigned int	clkdiv_iem_l7_kfc; +	unsigned int	clkdiv_iem_l6_kfc; +	unsigned int	clkdiv_iem_l5_kfc; +	unsigned int	clkdiv_iem_l4_kfc; +	unsigned int	clkdiv_iem_l3_kfc; +	unsigned int	clkdiv_iem_l2_kfc; +	unsigned int	clkdiv_iem_l1_kfc; +	unsigned char	res144[0xe0]; +	unsigned int	l2_status_kfc; +	unsigned char	res145[0xc]; +	unsigned int	cpu_status_kfc;		/* 0x10039410 */ +	unsigned char	res146[0xc]; +	unsigned int	ptm_status_kfc; +	unsigned char	res147[0xbdc]; +	unsigned int	cmu_kfc_spare0; +	unsigned int	cmu_kfc_spare1; +	unsigned int	cmu_kfc_spare2; +	unsigned int	cmu_kfc_spare3; +	unsigned int	cmu_kfc_spare4; +	unsigned char	res148[0x1fdc]; +	unsigned int	cmu_kfc_version;		/* 0x1003bff0 */ +}; +  /* structure for epll configuration used in audio clock configuration */  struct set_epll_con_val {  	unsigned int freq_out;		/* frequency out */ |