diff options
| author | Dave Liu <daveliu@freescale.com> | 2008-12-05 15:36:14 +0800 | 
|---|---|---|
| committer | Wolfgang Denk <wd@denx.de> | 2008-12-15 22:31:39 +0100 | 
| commit | e39cd81c44740d7355d277ed3d38536cbe1e003d (patch) | |
| tree | df5c04d382dfae5522f163d3ad3375ec45b5527a | |
| parent | 63240ba88cd6a220057a0f28e5bf97f5b17ac84b (diff) | |
| download | olio-uboot-2014.01-e39cd81c44740d7355d277ed3d38536cbe1e003d.tar.xz olio-uboot-2014.01-e39cd81c44740d7355d277ed3d38536cbe1e003d.zip | |
lib_ppc: rework the flush_cache
- It is possible to miss flush/invalidate the last
  cache line, we fix it at here.
- add the volatile and memory clobber.
They are pointed by Scott Wood.
Signed-off-by: Dave Liu <daveliu@freescale.com>
| -rw-r--r-- | lib_ppc/cache.c | 36 | 
1 files changed, 17 insertions, 19 deletions
| diff --git a/lib_ppc/cache.c b/lib_ppc/cache.c index 72c838e41..1292b71e6 100644 --- a/lib_ppc/cache.c +++ b/lib_ppc/cache.c @@ -25,29 +25,27 @@  #include <asm/cache.h>  #include <watchdog.h> -void flush_cache (ulong start_addr, ulong size) +void flush_cache(ulong start_addr, ulong size)  {  #ifndef CONFIG_5xx -	ulong addr, end_addr = start_addr + size; +	ulong addr, start, end; -	if (CONFIG_SYS_CACHELINE_SIZE) { -		addr = start_addr & (CONFIG_SYS_CACHELINE_SIZE - 1); -		for (addr = start_addr; -		     addr < end_addr; -		     addr += CONFIG_SYS_CACHELINE_SIZE) { -			asm ("dcbst 0,%0": :"r" (addr)); -			WATCHDOG_RESET(); -		} -		asm ("sync");	/* Wait for all dcbst to complete on bus */ +	start = start_addr & ~(CONFIG_SYS_CACHELINE_SIZE - 1); +	end = start_addr + size - 1; -		for (addr = start_addr; -		     addr < end_addr; -		     addr += CONFIG_SYS_CACHELINE_SIZE) { -			asm ("icbi 0,%0": :"r" (addr)); -			WATCHDOG_RESET(); -		} +	for (addr = start; addr <= end; addr += CONFIG_SYS_CACHELINE_SIZE) { +		asm volatile("dcbst 0,%0" : : "r" (addr) : "memory"); +		WATCHDOG_RESET();  	} -	asm ("sync");		/* Always flush prefetch queue in any case */ -	asm ("isync"); +	/* wait for all dcbst to complete on bus */ +	asm volatile("sync" : : : "memory"); + +	for (addr = start; addr <= end; addr += CONFIG_SYS_CACHELINE_SIZE) { +		asm volatile("icbi 0,%0" : : "r" (addr) : "memory"); +		WATCHDOG_RESET(); +	} +	asm volatile("sync" : : : "memory"); +	/* flush prefetch queue */ +	asm volatile("isync" : : : "memory");  #endif  } |