diff options
Diffstat (limited to 'arch/mips/include/asm/war.h')
| -rw-r--r-- | arch/mips/include/asm/war.h | 42 | 
1 files changed, 21 insertions, 21 deletions
diff --git a/arch/mips/include/asm/war.h b/arch/mips/include/asm/war.h index 65e344532de..9344e247a6c 100644 --- a/arch/mips/include/asm/war.h +++ b/arch/mips/include/asm/war.h @@ -83,30 +83,30 @@  #endif  /* - * Pleasures of the R4600 V1.x.  Cite from the IDT R4600 V1.7 errata: + * Pleasures of the R4600 V1.x.	 Cite from the IDT R4600 V1.7 errata:   *   *  18. The CACHE instructions Hit_Writeback_Invalidate_D, Hit_Writeback_D, - *      Hit_Invalidate_D and Create_Dirty_Excl_D should only be - *      executed if there is no other dcache activity. If the dcache is - *      accessed for another instruction immeidately preceding when these - *      cache instructions are executing, it is possible that the dcache - *      tag match outputs used by these cache instructions will be - *      incorrect. These cache instructions should be preceded by at least - *      four instructions that are not any kind of load or store - *      instruction. + *	Hit_Invalidate_D and Create_Dirty_Excl_D should only be + *	executed if there is no other dcache activity. If the dcache is + *	accessed for another instruction immeidately preceding when these + *	cache instructions are executing, it is possible that the dcache + *	tag match outputs used by these cache instructions will be + *	incorrect. These cache instructions should be preceded by at least + *	four instructions that are not any kind of load or store + *	instruction.   * - *      This is not allowed:    lw - *                              nop - *                              nop - *                              nop - *                              cache       Hit_Writeback_Invalidate_D + *	This is not allowed:	lw + *				nop + *				nop + *				nop + *				cache	    Hit_Writeback_Invalidate_D   * - *      This is allowed:        lw - *                              nop - *                              nop - *                              nop - *                              nop - *                              cache       Hit_Writeback_Invalidate_D + *	This is allowed:	lw + *				nop + *				nop + *				nop + *				nop + *				cache	    Hit_Writeback_Invalidate_D   */  #ifndef R4600_V1_HIT_CACHEOP_WAR  #error Check setting of R4600_V1_HIT_CACHEOP_WAR for your platform @@ -118,7 +118,7 @@   *   * R4600 v2.0 bug: "The CACHE instructions Hit_Writeback_Inv_D,   * Hit_Writeback_D, Hit_Invalidate_D and Create_Dirty_Exclusive_D will only - * operate correctly if the internal data cache refill buffer is empty.  These + * operate correctly if the internal data cache refill buffer is empty.	 These   * CACHE instructions should be separated from any potential data cache miss   * by a load instruction to an uncached address to empty the response buffer."   * (Revision 2.0 device errata from IDT available on http://www.idt.com/  |