diff options
| author | Linus Torvalds <torvalds@linux-foundation.org> | 2013-03-02 07:44:16 -0800 | 
|---|---|---|
| committer | Linus Torvalds <torvalds@linux-foundation.org> | 2013-03-02 07:44:16 -0800 | 
| commit | aebb2afd5420c860b7fbc3882a323ef1247fbf16 (patch) | |
| tree | 05ee0efcebca5ec421de44de7a6d6271088c64a8 /arch/mips/pci/pci-xlr.c | |
| parent | 8eae508b7c6ff502a71d0293b69e97c5505d5840 (diff) | |
| parent | edb15d83a875a1f4b1576188844db5c330c3267d (diff) | |
| download | olio-linux-3.10-aebb2afd5420c860b7fbc3882a323ef1247fbf16.tar.xz olio-linux-3.10-aebb2afd5420c860b7fbc3882a323ef1247fbf16.zip  | |
Merge branch 'upstream' of git://git.linux-mips.org/pub/scm/ralf/upstream-linus
Pull MIPS updates from Ralf Baechle:
 o Add basic support for the Mediatek/Ralink Wireless SoC family.
 o The Qualcomm Atheros platform is extended by support for the new
   QCA955X SoC series as well as a bunch of patches that get the code
   ready for OF support.
 o Lantiq and BCM47XX platform have a few improvements and bug fixes.
 o MIPS has sent a few patches that get the kernel ready for the
   upcoming microMIPS support.
 o The rest of the series is made up of small bug fixes and cleanups
   that relate to various parts of the MIPS code.  The biggy in there is
   a whitespace cleanup.  After I was sent another set of whitespace
   cleanup patches I decided it was the time to clean the whitespace
   "issues" for once and and that touches many files below arch/mips/.
Fix up silly conflicts, mostly due to whitespace cleanups.
* 'upstream' of git://git.linux-mips.org/pub/scm/ralf/upstream-linus: (105 commits)
  MIPS: Quit exporting kernel internel break codes to uapi/asm/break.h
  MIPS: remove broken conditional inside vpe loader code
  MIPS: SMTC: fix implicit declaration of set_vi_handler
  MIPS: early_printk: drop __init annotations
  MIPS: Probe for and report hardware virtualization support.
  MIPS: ath79: add support for the Qualcomm Atheros AP136-010 board
  MIPS: ath79: add USB controller registration code for the QCA955X SoCs
  MIPS: ath79: add PCI controller registration code for the QCA955X SoCs
  MIPS: ath79: add WMAC registration code for the QCA955X SoCs
  MIPS: ath79: register UART for the QCA955X SoCs
  MIPS: ath79: add QCA955X specific glue to ath79_device_reset_{set, clear}
  MIPS: ath79: add GPIO setup code for the QCA955X SoCs
  MIPS: ath79: add IRQ handling code for the QCA955X SoCs
  MIPS: ath79: add clock setup code for the QCA955X SoCs
  MIPS: ath79: add SoC detection code for the QCA955X SoCs
  MIPS: ath79: add early printk support for the QCA955X SoCs
  MIPS: ath79: fix WMAC IRQ resource assignment
  mips: reserve elfcorehdr
  mips: Make sure kernel memory is in iomem
  MIPS: ath79: use dynamically allocated USB platform devices
  ...
Diffstat (limited to 'arch/mips/pci/pci-xlr.c')
| -rw-r--r-- | arch/mips/pci/pci-xlr.c | 34 | 
1 files changed, 17 insertions, 17 deletions
diff --git a/arch/mips/pci/pci-xlr.c b/arch/mips/pci/pci-xlr.c index 0c18ccc7962..4427abbd48b 100644 --- a/arch/mips/pci/pci-xlr.c +++ b/arch/mips/pci/pci-xlr.c @@ -56,7 +56,7 @@  static void *pci_config_base; -#define	pci_cfg_addr(bus, devfn, off) (((bus) << 16) | ((devfn) << 8) | (off)) +#define pci_cfg_addr(bus, devfn, off) (((bus) << 16) | ((devfn) << 8) | (off))  /* PCI ops */  static inline u32 pci_cfg_read_32bit(struct pci_bus *bus, unsigned int devfn, @@ -136,26 +136,26 @@ struct pci_ops nlm_pci_ops = {  };  static struct resource nlm_pci_mem_resource = { -	.name           = "XLR PCI MEM", -	.start          = 0xd0000000UL,	/* 256MB PCI mem @ 0xd000_0000 */ -	.end            = 0xdfffffffUL, -	.flags          = IORESOURCE_MEM, +	.name		= "XLR PCI MEM", +	.start		= 0xd0000000UL, /* 256MB PCI mem @ 0xd000_0000 */ +	.end		= 0xdfffffffUL, +	.flags		= IORESOURCE_MEM,  };  static struct resource nlm_pci_io_resource = { -	.name           = "XLR IO MEM", -	.start          = 0x10000000UL,	/* 16MB PCI IO @ 0x1000_0000 */ -	.end            = 0x100fffffUL, -	.flags          = IORESOURCE_IO, +	.name		= "XLR IO MEM", +	.start		= 0x10000000UL, /* 16MB PCI IO @ 0x1000_0000 */ +	.end		= 0x100fffffUL, +	.flags		= IORESOURCE_IO,  };  struct pci_controller nlm_pci_controller = { -	.index          = 0, -	.pci_ops        = &nlm_pci_ops, -	.mem_resource   = &nlm_pci_mem_resource, -	.mem_offset     = 0x00000000UL, -	.io_resource    = &nlm_pci_io_resource, -	.io_offset      = 0x00000000UL, +	.index		= 0, +	.pci_ops	= &nlm_pci_ops, +	.mem_resource	= &nlm_pci_mem_resource, +	.mem_offset	= 0x00000000UL, +	.io_resource	= &nlm_pci_io_resource, +	.io_offset	= 0x00000000UL,  };  /* @@ -259,7 +259,7 @@ int arch_setup_msi_irq(struct pci_dev *dev, struct msi_desc *desc)  		MSI_ADDR_REDIRECTION_CPU;  	msg.data = MSI_DATA_TRIGGER_EDGE | -		MSI_DATA_LEVEL_ASSERT    | +		MSI_DATA_LEVEL_ASSERT	 |  		MSI_DATA_DELIVERY_FIXED;  	ret = irq_set_msi_desc(irq, desc); @@ -344,7 +344,7 @@ static int __init pcibios_init(void)  	pci_config_base = ioremap(DEFAULT_PCI_CONFIG_BASE, 16 << 20);  	/* Extend IO port for memory mapped io */ -	ioport_resource.start =  0; +	ioport_resource.start =	 0;  	ioport_resource.end   = ~0;  	set_io_port_base(CKSEG1);  |