diff options
| author | Linus Torvalds <torvalds@linux-foundation.org> | 2013-03-02 07:44:16 -0800 | 
|---|---|---|
| committer | Linus Torvalds <torvalds@linux-foundation.org> | 2013-03-02 07:44:16 -0800 | 
| commit | aebb2afd5420c860b7fbc3882a323ef1247fbf16 (patch) | |
| tree | 05ee0efcebca5ec421de44de7a6d6271088c64a8 /arch/mips/include/asm/pgtable-bits.h | |
| parent | 8eae508b7c6ff502a71d0293b69e97c5505d5840 (diff) | |
| parent | edb15d83a875a1f4b1576188844db5c330c3267d (diff) | |
| download | olio-linux-3.10-aebb2afd5420c860b7fbc3882a323ef1247fbf16.tar.xz olio-linux-3.10-aebb2afd5420c860b7fbc3882a323ef1247fbf16.zip  | |
Merge branch 'upstream' of git://git.linux-mips.org/pub/scm/ralf/upstream-linus
Pull MIPS updates from Ralf Baechle:
 o Add basic support for the Mediatek/Ralink Wireless SoC family.
 o The Qualcomm Atheros platform is extended by support for the new
   QCA955X SoC series as well as a bunch of patches that get the code
   ready for OF support.
 o Lantiq and BCM47XX platform have a few improvements and bug fixes.
 o MIPS has sent a few patches that get the kernel ready for the
   upcoming microMIPS support.
 o The rest of the series is made up of small bug fixes and cleanups
   that relate to various parts of the MIPS code.  The biggy in there is
   a whitespace cleanup.  After I was sent another set of whitespace
   cleanup patches I decided it was the time to clean the whitespace
   "issues" for once and and that touches many files below arch/mips/.
Fix up silly conflicts, mostly due to whitespace cleanups.
* 'upstream' of git://git.linux-mips.org/pub/scm/ralf/upstream-linus: (105 commits)
  MIPS: Quit exporting kernel internel break codes to uapi/asm/break.h
  MIPS: remove broken conditional inside vpe loader code
  MIPS: SMTC: fix implicit declaration of set_vi_handler
  MIPS: early_printk: drop __init annotations
  MIPS: Probe for and report hardware virtualization support.
  MIPS: ath79: add support for the Qualcomm Atheros AP136-010 board
  MIPS: ath79: add USB controller registration code for the QCA955X SoCs
  MIPS: ath79: add PCI controller registration code for the QCA955X SoCs
  MIPS: ath79: add WMAC registration code for the QCA955X SoCs
  MIPS: ath79: register UART for the QCA955X SoCs
  MIPS: ath79: add QCA955X specific glue to ath79_device_reset_{set, clear}
  MIPS: ath79: add GPIO setup code for the QCA955X SoCs
  MIPS: ath79: add IRQ handling code for the QCA955X SoCs
  MIPS: ath79: add clock setup code for the QCA955X SoCs
  MIPS: ath79: add SoC detection code for the QCA955X SoCs
  MIPS: ath79: add early printk support for the QCA955X SoCs
  MIPS: ath79: fix WMAC IRQ resource assignment
  mips: reserve elfcorehdr
  mips: Make sure kernel memory is in iomem
  MIPS: ath79: use dynamically allocated USB platform devices
  ...
Diffstat (limited to 'arch/mips/include/asm/pgtable-bits.h')
| -rw-r--r-- | arch/mips/include/asm/pgtable-bits.h | 42 | 
1 files changed, 21 insertions, 21 deletions
diff --git a/arch/mips/include/asm/pgtable-bits.h b/arch/mips/include/asm/pgtable-bits.h index f6a0439a408..32aea4852fb 100644 --- a/arch/mips/include/asm/pgtable-bits.h +++ b/arch/mips/include/asm/pgtable-bits.h @@ -21,7 +21,7 @@   * Similar to the Alpha port, we need to keep track of the ref   * and mod bits in software.  We have a software "yeah you can read   * from this page" bit, and a hardware one which actually lets the - * process read from the page.  On the same token we have a software + * process read from the page.	On the same token we have a software   * writable bit and the real hardware one which actually lets the   * process write to the page, this keeps a mod bit via the hardware   * dirty bit. @@ -41,9 +41,9 @@  #define _PAGE_GLOBAL		(1 << 0)  #define _PAGE_VALID_SHIFT	1  #define _PAGE_VALID		(1 << _PAGE_VALID_SHIFT) -#define _PAGE_SILENT_READ	(1 << 1)  /* synonym                 */ +#define _PAGE_SILENT_READ	(1 << 1)  /* synonym		     */  #define _PAGE_DIRTY_SHIFT	2 -#define _PAGE_DIRTY		(1 << _PAGE_DIRTY_SHIFT)  /* The MIPS dirty bit      */ +#define _PAGE_DIRTY		(1 << _PAGE_DIRTY_SHIFT)  /* The MIPS dirty bit	     */  #define _PAGE_SILENT_WRITE	(1 << 2)  #define _CACHE_SHIFT		3  #define _CACHE_MASK		(7 << 3) @@ -52,7 +52,7 @@   * The following bits are implemented in software   *   * _PAGE_FILE semantics: set:pagecache unset:swap - */  + */  #define _PAGE_PRESENT_SHIFT	6  #define _PAGE_PRESENT		(1 << _PAGE_PRESENT_SHIFT)  #define _PAGE_READ_SHIFT	7 @@ -134,7 +134,7 @@  #define _PAGE_HUGE		(1 << _PAGE_HUGE_SHIFT)  #else  #define _PAGE_HUGE_SHIFT	(_PAGE_MODIFIED_SHIFT) -#define _PAGE_HUGE		({BUG(); 1; })  /* Dummy value */ +#define _PAGE_HUGE		({BUG(); 1; })	/* Dummy value */  #endif  #ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT @@ -143,7 +143,7 @@  #define _PAGE_SPLITTING		(1 << _PAGE_SPLITTING_SHIFT)  #else  #define _PAGE_SPLITTING_SHIFT	(_PAGE_HUGE_SHIFT) -#define _PAGE_SPLITTING		({BUG(); 1; })  /* Dummy value */ +#define _PAGE_SPLITTING		({BUG(); 1; })	/* Dummy value */  #endif  /* Page cannot be executed */ @@ -159,10 +159,10 @@  #define _PAGE_VALID_SHIFT	(_PAGE_GLOBAL_SHIFT + 1)  #define _PAGE_VALID		(1 << _PAGE_VALID_SHIFT) -/* synonym                 */ +/* synonym		   */  #define _PAGE_SILENT_READ	(_PAGE_VALID) -/* The MIPS dirty bit      */ +/* The MIPS dirty bit	   */  #define _PAGE_DIRTY_SHIFT	(_PAGE_VALID_SHIFT + 1)  #define _PAGE_DIRTY		(1 << _PAGE_DIRTY_SHIFT)  #define _PAGE_SILENT_WRITE	(_PAGE_DIRTY) @@ -175,7 +175,7 @@  #endif /* defined(CONFIG_64BIT_PHYS_ADDR && defined(CONFIG_CPU_MIPS32) */  #ifndef _PFN_SHIFT -#define _PFN_SHIFT                  PAGE_SHIFT +#define _PFN_SHIFT		    PAGE_SHIFT  #endif  #define _PFN_MASK		(~((1 << (_PFN_SHIFT)) - 1)) @@ -230,28 +230,28 @@ static inline uint64_t pte_to_entrylo(unsigned long pte_val)  /* No penalty for being coherent on the SB1, so just     use it for "noncoherent" spaces, too.  Shouldn't hurt. */ -#define _CACHE_UNCACHED             (2<<_CACHE_SHIFT) -#define _CACHE_CACHABLE_COW         (5<<_CACHE_SHIFT) +#define _CACHE_UNCACHED		    (2<<_CACHE_SHIFT) +#define _CACHE_CACHABLE_COW	    (5<<_CACHE_SHIFT)  #define _CACHE_CACHABLE_NONCOHERENT (5<<_CACHE_SHIFT)  #define _CACHE_UNCACHED_ACCELERATED (7<<_CACHE_SHIFT)  #else -#define _CACHE_CACHABLE_NO_WA	    (0<<_CACHE_SHIFT)  /* R4600 only      */ -#define _CACHE_CACHABLE_WA	    (1<<_CACHE_SHIFT)  /* R4600 only      */ -#define _CACHE_UNCACHED             (2<<_CACHE_SHIFT)  /* R4[0246]00      */ -#define _CACHE_CACHABLE_NONCOHERENT (3<<_CACHE_SHIFT)  /* R4[0246]00      */ -#define _CACHE_CACHABLE_CE          (4<<_CACHE_SHIFT)  /* R4[04]00MC only */ -#define _CACHE_CACHABLE_COW         (5<<_CACHE_SHIFT)  /* R4[04]00MC only */ -#define _CACHE_CACHABLE_COHERENT    (5<<_CACHE_SHIFT)  /* MIPS32R2 CMP    */ -#define _CACHE_CACHABLE_CUW         (6<<_CACHE_SHIFT)  /* R4[04]00MC only */ -#define _CACHE_UNCACHED_ACCELERATED (7<<_CACHE_SHIFT)  /* R10000 only     */ +#define _CACHE_CACHABLE_NO_WA	    (0<<_CACHE_SHIFT)  /* R4600 only	  */ +#define _CACHE_CACHABLE_WA	    (1<<_CACHE_SHIFT)  /* R4600 only	  */ +#define _CACHE_UNCACHED		    (2<<_CACHE_SHIFT)  /* R4[0246]00	  */ +#define _CACHE_CACHABLE_NONCOHERENT (3<<_CACHE_SHIFT)  /* R4[0246]00	  */ +#define _CACHE_CACHABLE_CE	    (4<<_CACHE_SHIFT)  /* R4[04]00MC only */ +#define _CACHE_CACHABLE_COW	    (5<<_CACHE_SHIFT)  /* R4[04]00MC only */ +#define _CACHE_CACHABLE_COHERENT    (5<<_CACHE_SHIFT)  /* MIPS32R2 CMP	  */ +#define _CACHE_CACHABLE_CUW	    (6<<_CACHE_SHIFT)  /* R4[04]00MC only */ +#define _CACHE_UNCACHED_ACCELERATED (7<<_CACHE_SHIFT)  /* R10000 only	  */  #endif  #define __READABLE	(_PAGE_SILENT_READ | _PAGE_ACCESSED | (cpu_has_rixi ? 0 : _PAGE_READ))  #define __WRITEABLE	(_PAGE_WRITE | _PAGE_SILENT_WRITE | _PAGE_MODIFIED) -#define _PAGE_CHG_MASK  (_PFN_MASK | _PAGE_ACCESSED | _PAGE_MODIFIED | _CACHE_MASK) +#define _PAGE_CHG_MASK	(_PFN_MASK | _PAGE_ACCESSED | _PAGE_MODIFIED | _CACHE_MASK)  #endif /* _ASM_PGTABLE_BITS_H */  |