diff options
| author | Ralf Baechle <ralf@linux-mips.org> | 2013-01-22 12:59:30 +0100 | 
|---|---|---|
| committer | Ralf Baechle <ralf@linux-mips.org> | 2013-02-01 10:00:22 +0100 | 
| commit | 7034228792cc561e79ff8600f02884bd4c80e287 (patch) | |
| tree | 89b77af37d087d9de236fc5d21f60bf552d0a2c6 /arch/mips/include/asm/cpu-features.h | |
| parent | 405ab01c70e18058d9c01a1256769a61fc65413e (diff) | |
| download | olio-linux-3.10-7034228792cc561e79ff8600f02884bd4c80e287.tar.xz olio-linux-3.10-7034228792cc561e79ff8600f02884bd4c80e287.zip  | |
MIPS: Whitespace cleanup.
Having received another series of whitespace patches I decided to do this
once and for all rather than dealing with this kind of patches trickling
in forever.
Signed-off-by: Ralf Baechle <ralf@linux-mips.org>
Diffstat (limited to 'arch/mips/include/asm/cpu-features.h')
| -rw-r--r-- | arch/mips/include/asm/cpu-features.h | 18 | 
1 files changed, 9 insertions, 9 deletions
diff --git a/arch/mips/include/asm/cpu-features.h b/arch/mips/include/asm/cpu-features.h index c507b931b48..e0ac24759d9 100644 --- a/arch/mips/include/asm/cpu-features.h +++ b/arch/mips/include/asm/cpu-features.h @@ -14,7 +14,7 @@  #include <cpu-feature-overrides.h>  #ifndef current_cpu_type -#define current_cpu_type()      current_cpu_data.cputype +#define current_cpu_type()	current_cpu_data.cputype  #endif  /* @@ -87,10 +87,10 @@  #define cpu_has_mips16		(cpu_data[0].ases & MIPS_ASE_MIPS16)  #endif  #ifndef cpu_has_mdmx -#define cpu_has_mdmx           (cpu_data[0].ases & MIPS_ASE_MDMX) +#define cpu_has_mdmx	       (cpu_data[0].ases & MIPS_ASE_MDMX)  #endif  #ifndef cpu_has_mips3d -#define cpu_has_mips3d         (cpu_data[0].ases & MIPS_ASE_MIPS3D) +#define cpu_has_mips3d	       (cpu_data[0].ases & MIPS_ASE_MIPS3D)  #endif  #ifndef cpu_has_smartmips  #define cpu_has_smartmips      (cpu_data[0].ases & MIPS_ASE_SMARTMIPS) @@ -108,11 +108,11 @@  #define cpu_has_ic_fills_f_dc	(cpu_data[0].icache.flags & MIPS_CACHE_IC_F_DC)  #endif  #ifndef cpu_has_pindexed_dcache -#define cpu_has_pindexed_dcache	(cpu_data[0].dcache.flags & MIPS_CACHE_PINDEX) +#define cpu_has_pindexed_dcache (cpu_data[0].dcache.flags & MIPS_CACHE_PINDEX)  #endif  /* - * I-Cache snoops remote store.  This only matters on SMP.  Some multiprocessors + * I-Cache snoops remote store.	 This only matters on SMP.  Some multiprocessors   * such as the R10000 have I-Caches that snoop local stores; the embedded ones   * don't.  For maintaining I-cache coherency this means we need to flush the   * D-cache all the way back to whever the I-cache does refills from, so the @@ -148,8 +148,8 @@   */  #define cpu_has_mips32	(cpu_has_mips32r1 | cpu_has_mips32r2)  #define cpu_has_mips64	(cpu_has_mips64r1 | cpu_has_mips64r2) -#define cpu_has_mips_r1	(cpu_has_mips32r1 | cpu_has_mips64r1) -#define cpu_has_mips_r2	(cpu_has_mips32r2 | cpu_has_mips64r2) +#define cpu_has_mips_r1 (cpu_has_mips32r1 | cpu_has_mips64r1) +#define cpu_has_mips_r2 (cpu_has_mips32r2 | cpu_has_mips64r2)  #define cpu_has_mips_r	(cpu_has_mips32r1 | cpu_has_mips32r2 | \  			 cpu_has_mips64r1 | cpu_has_mips64r2) @@ -159,7 +159,7 @@  /*   * MIPS32, MIPS64, VR5500, IDT32332, IDT32334 and maybe a few other - * pre-MIPS32/MIPS53 processors have CLO, CLZ.  The IDT RC64574 is 64-bit and + * pre-MIPS32/MIPS53 processors have CLO, CLZ.	The IDT RC64574 is 64-bit and   * has CLO and CLZ but not DCLO nor DCLZ.  For 64-bit kernels   * cpu_has_clo_clz also indicates the availability of DCLO and DCLZ.   */ @@ -191,7 +191,7 @@  # define cpu_has_64bits		(cpu_data[0].isa_level & MIPS_CPU_ISA_64BIT)  # endif  # ifndef cpu_has_64bit_zero_reg -# define cpu_has_64bit_zero_reg	(cpu_data[0].isa_level & MIPS_CPU_ISA_64BIT) +# define cpu_has_64bit_zero_reg (cpu_data[0].isa_level & MIPS_CPU_ISA_64BIT)  # endif  # ifndef cpu_has_64bit_gp_regs  # define cpu_has_64bit_gp_regs		0  |