diff options
| author | Russell King <rmk+kernel@arm.linux.org.uk> | 2012-01-13 15:00:22 +0000 | 
|---|---|---|
| committer | Russell King <rmk+kernel@arm.linux.org.uk> | 2012-01-13 15:00:22 +0000 | 
| commit | 4de3a8e101150feaefa1139611a50ff37467f33e (patch) | |
| tree | daada742542518b02d7db7c5d32e715eaa5f166d /arch/arm/mach-at91/include/mach/at91_aic.h | |
| parent | 294064f58953f9964e5945424b09c51800330a83 (diff) | |
| parent | 099469502f62fbe0d7e4f0b83a2f22538367f734 (diff) | |
| download | olio-linux-3.10-4de3a8e101150feaefa1139611a50ff37467f33e.tar.xz olio-linux-3.10-4de3a8e101150feaefa1139611a50ff37467f33e.zip  | |
Merge branch 'master' into fixes
Diffstat (limited to 'arch/arm/mach-at91/include/mach/at91_aic.h')
| -rw-r--r-- | arch/arm/mach-at91/include/mach/at91_aic.h | 48 | 
1 files changed, 30 insertions, 18 deletions
diff --git a/arch/arm/mach-at91/include/mach/at91_aic.h b/arch/arm/mach-at91/include/mach/at91_aic.h index 03566799d3b..3045781c473 100644 --- a/arch/arm/mach-at91/include/mach/at91_aic.h +++ b/arch/arm/mach-at91/include/mach/at91_aic.h @@ -16,7 +16,19 @@  #ifndef AT91_AIC_H  #define AT91_AIC_H -#define AT91_AIC_SMR(n)		(AT91_AIC + ((n) * 4))	/* Source Mode Registers 0-31 */ +#ifndef __ASSEMBLY__ +extern void __iomem *at91_aic_base; + +#define at91_aic_read(field) \ +	__raw_readl(at91_aic_base + field) + +#define at91_aic_write(field, value) \ +	__raw_writel(value, at91_aic_base + field); +#else +.extern at91_aic_base +#endif + +#define AT91_AIC_SMR(n)		((n) * 4)		/* Source Mode Registers 0-31 */  #define		AT91_AIC_PRIOR		(7 << 0)		/* Priority Level */  #define		AT91_AIC_SRCTYPE	(3 << 5)		/* Interrupt Source Type */  #define			AT91_AIC_SRCTYPE_LOW		(0 << 5) @@ -24,30 +36,30 @@  #define			AT91_AIC_SRCTYPE_HIGH		(2 << 5)  #define			AT91_AIC_SRCTYPE_RISING		(3 << 5) -#define AT91_AIC_SVR(n)		(AT91_AIC + 0x80 + ((n) * 4))	/* Source Vector Registers 0-31 */ -#define AT91_AIC_IVR		(AT91_AIC + 0x100)	/* Interrupt Vector Register */ -#define AT91_AIC_FVR		(AT91_AIC + 0x104)	/* Fast Interrupt Vector Register */ -#define AT91_AIC_ISR		(AT91_AIC + 0x108)	/* Interrupt Status Register */ +#define AT91_AIC_SVR(n)		(0x80 + ((n) * 4))	/* Source Vector Registers 0-31 */ +#define AT91_AIC_IVR		0x100			/* Interrupt Vector Register */ +#define AT91_AIC_FVR		0x104			/* Fast Interrupt Vector Register */ +#define AT91_AIC_ISR		0x108			/* Interrupt Status Register */  #define		AT91_AIC_IRQID		(0x1f << 0)		/* Current Interrupt Identifier */ -#define AT91_AIC_IPR		(AT91_AIC + 0x10c)	/* Interrupt Pending Register */ -#define AT91_AIC_IMR		(AT91_AIC + 0x110)	/* Interrupt Mask Register */ -#define AT91_AIC_CISR		(AT91_AIC + 0x114)	/* Core Interrupt Status Register */ +#define AT91_AIC_IPR		0x10c			/* Interrupt Pending Register */ +#define AT91_AIC_IMR		0x110			/* Interrupt Mask Register */ +#define AT91_AIC_CISR		0x114			/* Core Interrupt Status Register */  #define		AT91_AIC_NFIQ		(1 << 0)		/* nFIQ Status */  #define		AT91_AIC_NIRQ		(1 << 1)		/* nIRQ Status */ -#define AT91_AIC_IECR		(AT91_AIC + 0x120)	/* Interrupt Enable Command Register */ -#define AT91_AIC_IDCR		(AT91_AIC + 0x124)	/* Interrupt Disable Command Register */ -#define AT91_AIC_ICCR		(AT91_AIC + 0x128)	/* Interrupt Clear Command Register */ -#define AT91_AIC_ISCR		(AT91_AIC + 0x12c)	/* Interrupt Set Command Register */ -#define AT91_AIC_EOICR		(AT91_AIC + 0x130)	/* End of Interrupt Command Register */ -#define AT91_AIC_SPU		(AT91_AIC + 0x134)	/* Spurious Interrupt Vector Register */ -#define AT91_AIC_DCR		(AT91_AIC + 0x138)	/* Debug Control Register */ +#define AT91_AIC_IECR		0x120			/* Interrupt Enable Command Register */ +#define AT91_AIC_IDCR		0x124			/* Interrupt Disable Command Register */ +#define AT91_AIC_ICCR		0x128			/* Interrupt Clear Command Register */ +#define AT91_AIC_ISCR		0x12c			/* Interrupt Set Command Register */ +#define AT91_AIC_EOICR		0x130			/* End of Interrupt Command Register */ +#define AT91_AIC_SPU		0x134			/* Spurious Interrupt Vector Register */ +#define AT91_AIC_DCR		0x138			/* Debug Control Register */  #define		AT91_AIC_DCR_PROT	(1 << 0)		/* Protection Mode */  #define		AT91_AIC_DCR_GMSK	(1 << 1)		/* General Mask */ -#define AT91_AIC_FFER		(AT91_AIC + 0x140)	/* Fast Forcing Enable Register [SAM9 only] */ -#define AT91_AIC_FFDR		(AT91_AIC + 0x144)	/* Fast Forcing Disable Register [SAM9 only] */ -#define AT91_AIC_FFSR		(AT91_AIC + 0x148)	/* Fast Forcing Status Register [SAM9 only] */ +#define AT91_AIC_FFER		0x140			/* Fast Forcing Enable Register [SAM9 only] */ +#define AT91_AIC_FFDR		0x144			/* Fast Forcing Disable Register [SAM9 only] */ +#define AT91_AIC_FFSR		0x148			/* Fast Forcing Status Register [SAM9 only] */  #endif  |