diff options
Diffstat (limited to 'include')
| -rw-r--r-- | include/configs/sbc405.h | 277 | 
1 files changed, 277 insertions, 0 deletions
| diff --git a/include/configs/sbc405.h b/include/configs/sbc405.h new file mode 100644 index 000000000..aeb512682 --- /dev/null +++ b/include/configs/sbc405.h @@ -0,0 +1,277 @@ +/* + * (C) Copyright 2001 + * + * See file CREDITS for list of people who contributed to this + * project. + * + * This program is free software; you can redistribute it and/or + * modify it under the terms of the GNU General Public License as + * published by the Free Software Foundation; either version 2 of + * the License, or (at your option) any later version. + * + * This program is distributed in the hope that it will be useful, + * but WITHOUT ANY WARRANTY; without even the implied warranty of + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.	 See the + * GNU General Public License for more details. + * + * You should have received a copy of the GNU General Public License + * along with this program; if not, write to the Free Software + * Foundation, Inc., 59 Temple Place, Suite 330, Boston, + * MA 02111-1307 USA + */ + +/* + * board/config.h - configuration options, board specific + */ + +#ifndef __CONFIG_H +#define __CONFIG_H + +/* + * High Level Configuration Options + * (easy to change) + */ + +#define CONFIG_405GP		1	/* This is a PPC405 CPU		*/ +#define CONFIG_4xx		1	/* ...member of PPC4xx family	*/ +#define CONFIG_SBC405		1	/* ...on a WR SBC405 board	*/ + +#define CONFIG_BOARD_EARLY_INIT_F 1	/* call board_early_init_f()	*/ +#define CONFIG_MISC_INIT_R	1	/* call misc_init_r()		*/ + +#define CONFIG_SYS_CLK_FREQ	33333333 /* external frequency to pll	*/ + +#define CONFIG_BAUDRATE		9600 + +#define CONFIG_PREBOOT	"echo;echo Welcome to U-Boot for the sbc405;echo;echo Type \"? or help\" to get on-line help;echo" + +#define CONFIG_RAMBOOT								\ +	"setenv bootargs root=/dev/ram rw nfsroot=$(serverip):$(rootpath) "	\ +	"ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask):$(hostname)::off;"	\ +	"bootm ffc00000 ffca0000" +#define CONFIG_NFSBOOT								\ +	"setenv bootargs root=/dev/nfs rw nfsroot=$(serverip):$(rootpath) "	\ +	"ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask):$(hostname)::off;"	\ +	"bootm ffc00000" + +#undef CONFIG_BOOTARGS +#define CONFIG_BOOTCOMMAND      "version;echo;tftpboot $(loadaddr) $(loadfile);bootvx"      /* autoboot command     */ + + +#define CONFIG_MII		1	/* MII PHY management		*/ +#define CONFIG_PHY_ADDR		0	/* PHY address			*/ +#define CONFIG_PHY_RESET_DELAY	300	/* Intel LXT971A needs this	*/ + +#define CONFIG_EXTRA_ENV_SETTINGS \ +	"bootargs=emac(0,0)host:/T221ppc/target/config/sbc405/vxWorks.st " \ +		"e=192.168.193.102:ffffffe0 h=192.168.193.100 u=target pw=hello " \ +		"f=0x08 tn=sbc405 o=emac \0" \ +	"env_startaddr=FF000000\0" \ +	"env_endaddr=FF03FFFF\0" \ +	"loadfile=vxWorks.st\0" \ +	"loadaddr=0x01000000\0" \ +	"net_load=tftpboot $(loadaddr) $(loadfile)\0" \ +	"uboot_startaddr=FFFC0000\0" \ +	"uboot_endaddr=FFFFFFFF\0" \ +	"update=tftp $(loadaddr) u-boot.bin;" \ +		"protect off $(uboot_startaddr) $(uboot_endaddr);" \ +		"era $(uboot_startaddr) $(uboot_endaddr);" \ +		"cp.b $(loadaddr) $(uboot_startaddr) $(filesize);" \ +		"protect on $(uboot_startaddr) $(uboot_endaddr)\0" \ +	"zapenv=protect off $(env_startaddr) $(env_endaddr);" \ +		"era $(env_startaddr) $(env_endaddr);" \ +		"protect on $(env_startaddr) $(env_endaddr)\0" + +#define CONFIG_BOOTDELAY	5	/* autoboot after 5 seconds	*/ + +#define CONFIG_BOOTP_MASK	(CONFIG_BOOTP_DEFAULT | CONFIG_BOOTP_BOOTFILESIZE) + +#define CONFIG_ENV_OVERWRITE + +#define CONFIG_COMMANDS	( CONFIG_CMD_DFL	| \ +				CFG_CMD_BSP	| \ +				CFG_CMD_ELF	| \ +				CFG_CMD_I2C	| \ +				CFG_CMD_IRQ	| \ +				CFG_CMD_MII	| \ +				CFG_CMD_PCI	| \ +				CFG_CMD_PING	| \ +				CFG_CMD_SDRAM	| \ +				0 ) + +/* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */ +#include <cmd_confdefs.h> + +#undef	CONFIG_WATCHDOG			/* watchdog disabled		*/ + +#define CONFIG_SDRAM_BANK0	1	/* init onboard SDRAM bank 0	*/ + +#define CONFIG_ETHADDR	DE:AD:BE:EF:01:01	/* Ethernet address	*/ +#define CONFIG_IPADDR		192.168.193.102 +#define CONFIG_NETMASK		255.255.255.224 +#define CONFIG_SERVERIP		192.168.193.119 +#define CONFIG_GATEWAYIP	192.168.193.97 + +/* + * Miscellaneous configurable options + */ +#define CFG_LONGHELP			/* undef to save memory		*/ +#define CFG_PROMPT	"=> "		/* Monitor Command Prompt	*/ + +#undef CFG_HUSH_PARSER			/* use "hush" command parser	*/ +#ifdef CFG_HUSH_PARSER +#define CFG_PROMPT_HUSH_PS2	"> " +#endif + +#if (CONFIG_COMMANDS & CFG_CMD_KGDB) +#define CFG_CBSIZE	1024		/* Console I/O Buffer Size	*/ +#else +#define CFG_CBSIZE	256		/* Console I/O Buffer Size	*/ +#endif +#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */ +#define CFG_MAXARGS	16		/* max number of command args	*/ +#define CFG_BARGSIZE	CFG_CBSIZE	/* Boot Argument Buffer Size	*/ + +#define CFG_MEMTEST_START	0x0400000	/* memtest works on	*/ +#define CFG_MEMTEST_END		0x0C00000	/* 4 ... 12 MB in DRAM	*/ + +#undef CFG_EXT_SERIAL_CLOCK		/* no external serial clock used */ +#define CFG_IGNORE_405_UART_ERRATA_59	/* ignore ppc405gp errata #59	*/ +#define CFG_BASE_BAUD		691200 + +/* The following table includes the supported baudrates */ +#define CFG_BAUDRATE_TABLE					\ +	{ 300, 600, 1200, 2400, 4800, 9600, 19200, 38400,	\ +	 57600, 115200, 230400, 460800, 921600 } + +#define CFG_LOAD_ADDR	0x100000	/* default load address */ +#define CFG_EXTBDINFO	1		/* To use extended board_info (bd_t) */ + +#define CFG_HZ		1000		/* decrementer freq: 1 ms ticks */ + +#define CONFIG_VERSION_VARIABLE	1	/* include version env variable */ + +#define CFG_RX_ETH_BUFFER	16	/* use 16 rx buffer on 405 emac */ + +#define CONFIG_HARD_I2C		1	/* I2C with hardware support	*/ +#undef  CONFIG_SOFT_I2C			/* I2C bit-banged		*/ +#define CFG_I2C_SPEED		400000	/* I2C speed and slave address	*/ +#define CFG_I2C_SLAVE		0x7F + +/*----------------------------------------------------------------------- + * PCI stuff + *----------------------------------------------------------------------- + */ +#define PCI_HOST_ADAPTER	0	/* configure as pci adapter	*/ +#define PCI_HOST_FORCE		1	/* configure as pci host	*/ +#define PCI_HOST_AUTO		2	/* detected via arbiter enable	*/ + +#define CONFIG_PCI			/* include pci support		*/ +#define CONFIG_PCI_HOST	PCI_HOST_FORCE	/* select pci host function	*/ +#define CONFIG_PCI_PNP			/* do pci plug-and-play		*/ +					/* resource configuration	*/ + +#define CONFIG_PCI_SCAN_SHOW		/* print pci devices @ startup	*/ + +#define CFG_PCI_SUBSYS_VENDORID	0x12FE	/* PCI Vendor ID: esd gmbh	*/ +#define CFG_PCI_SUBSYS_DEVICEID	0x0408	/* PCI Device ID: PMC-405	*/ +#define CFG_PCI_CLASSCODE	0x0b20	/* PCI Class Code: Processor/PPC*/ +#define CFG_PCI_PTM1LA	0x00000000	/* point to sdram		*/ +#define CFG_PCI_PTM1MS	0xfc000001	/* 64MB, enable hard-wired to 1 */ +#define CFG_PCI_PTM1PCI	0x00000000	/* Host: use this pci address	*/ +#define CFG_PCI_PTM2LA	0xffc00000	/* point to flash		*/ +#define CFG_PCI_PTM2MS	0xffc00001	/* 4MB, enable			*/ +#define CFG_PCI_PTM2PCI	0x04000000	/* Host: use this pci address	*/ + +/*----------------------------------------------------------------------- + * Start addresses for the final memory configuration + * (Set up by the startup code) + * Please note that CFG_SDRAM_BASE _must_ start at 0 + */ +#define CFG_SDRAM_BASE		0x00000000 +#define CFG_MONITOR_BASE	0xFFFC0000 +#define CFG_MONITOR_LEN	(256 * 1024)	/* Reserve 256 kB for Monitor	*/ +#define CFG_MALLOC_LEN	(128 * 1024)	/* Reserve 128 kB for malloc()	*/ + +/* + * For booting Linux, the board info and command line data + * have to be in the first 8 MB of memory, since this is + * the maximum mapped by the Linux kernel during initialization. + */ +#define CFG_BOOTMAPSZ	(8 << 20)	/* Initial Memory map for Linux */ + +/*----------------------------------------------------------------------- + * FLASH organization + */ +#define CFG_FLASH_BASE		0xFF000000 +#define CFG_FLASH_CFI		1	/* Flash is CFI conformant		*/ +#define CFG_FLASH_EMPTY_INFO		/* print 'E' for empty sector on flinfo */ +#define CFG_FLASH_ERASE_TOUT	120000	/* Flash Erase Timeout (in ms)		*/ +#define CFG_FLASH_INCREMENT	0x01000000 +#undef CFG_FLASH_PROTECTION		/* don't use hardware protection	*/ +#define CFG_FLASH_USE_BUFFER_WRITE 1	/* use buffered writes (20x faster)	*/ +#define CFG_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (in ms)		*/ +#define CFG_MAX_FLASH_BANKS	1	/* max number of memory banks		*/ +#define CFG_MAX_FLASH_SECT	128	/* max number of sectors on one chip	*/ + +/*----------------------------------------------------------------------- + * Environment Variable setup + */ +#define CFG_ENV_ADDR	CFG_FLASH_BASE	/* starting right at the beginning	*/ +#define CFG_ENV_IS_IN_FLASH	1 +#define CFG_ENV_OFFSET		0	/* starting right at the beginning	*/ +#define CFG_ENV_SECT_SIZE	0x40000	/* see README - env sector total size	*/ +#define CFG_ENV_SIZE		0x40000	/* Total Size of Environment Sector	*/ + +/*----------------------------------------------------------------------- + * Cache Configuration + */ +#define CFG_DCACHE_SIZE		16384	/* For IBM 405 CPUs, older 405 ppc's	*/ +					/* have only 8kB, 16kB is save here	*/ +#define CFG_CACHELINE_SIZE	32	/* ...					*/ +#if (CONFIG_COMMANDS & CFG_CMD_KGDB) +#define CFG_CACHELINE_SHIFT	5	/* log base 2 of the above value	*/ +#endif + +/*----------------------------------------------------------------------- + * External Bus Controller (EBC) Setup + */ +#define FLASH0_BA	CFG_FLASH_BASE		/* FLASH 0 Base Address		*/ + +/* Memory Bank 0 (Flash Bank 0) initialization					*/ +#define CFG_EBC_PB0AP	0x92015480 +#define CFG_EBC_PB0CR	FLASH0_BA | 0x9C000 /* BAS=0xFF0,BS=16MB,BU=R/W,BW=32bit*/ + +/*----------------------------------------------------------------------- + * Definitions for initial stack pointer and data area (in data cache) + */ + +/* use on chip memory ( OCM ) for temperary stack until sdram is tested */ +#define CFG_TEMP_STACK_OCM	1 + +/* On Chip Memory location */ +#define CFG_OCM_DATA_ADDR	0xF8000000 +#define CFG_OCM_DATA_SIZE	0x1000 + +#define CFG_INIT_RAM_ADDR	CFG_OCM_DATA_ADDR /* inside of SDRAM		*/ +#define CFG_INIT_RAM_END	CFG_OCM_DATA_SIZE /* End of used area in RAM	*/ +#define CFG_GBL_DATA_SIZE	128  /* size in bytes reserved for initial data */ +#define CFG_GBL_DATA_OFFSET	(CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE) +#define CFG_INIT_SP_OFFSET	CFG_GBL_DATA_OFFSET + +/*----------------------------------------------------------------------- + * Definitions for Serial Presence Detect EEPROM address + * (to get SDRAM settings) + */ +#define SPD_EEPROM_ADDRESS	0x50 +#define CONFIG_SPD_EEPROM	1	/* use SPD EEPROM for setup		*/ + +/* + * Internal Definitions + * + * Boot Flags + */ +#define BOOTFLAG_COLD	0x01		/* Normal Power-On: Boot from FLASH	*/ +#define BOOTFLAG_WARM	0x02		/* Software reboot			*/ + +#endif	/* __CONFIG_H */ |