diff options
Diffstat (limited to 'include')
| -rw-r--r-- | include/common.h | 4 | ||||
| -rw-r--r-- | include/ppc405.h | 58 | ||||
| -rw-r--r-- | include/ppc440.h | 87 | ||||
| -rw-r--r-- | include/ppc4xx.h | 73 | 
4 files changed, 71 insertions, 151 deletions
| diff --git a/include/common.h b/include/common.h index 98655914f..46ed6bd97 100644 --- a/include/common.h +++ b/include/common.h @@ -513,15 +513,13 @@ void   get_sys_info  ( sys_info_t * );  #if defined(CONFIG_4xx) || defined(CONFIG_IOP480)  #  if defined(CONFIG_440) -    typedef PPC440_SYS_INFO sys_info_t;  #	if defined(CONFIG_440SPE)  	 unsigned long determine_sysper(void);  	 unsigned long determine_pci_clock_per(void);  	 int ppc440spe_revB(void);  #	endif -#  else -    typedef PPC405_SYS_INFO sys_info_t;  #  endif +typedef PPC4xx_SYS_INFO sys_info_t;  void	get_sys_info  ( sys_info_t * );  #endif diff --git a/include/ppc405.h b/include/ppc405.h index 4d2514425..97528e88a 100644 --- a/include/ppc405.h +++ b/include/ppc405.h @@ -344,9 +344,6 @@  /******************************************************************************   * SDRAM Controller   ******************************************************************************/ -#define SDRAM_DCR_BASE 0x10 -#define memcfga  (SDRAM_DCR_BASE+0x0)   /* Memory configuration address reg  */ -#define memcfgd  (SDRAM_DCR_BASE+0x1)   /* Memory configuration data    reg  */    /* values for memcfga register - indirect addressing of these regs */  #ifndef CONFIG_405EP    #define mem_besra   0x00    /* bus error syndrome reg a	     */ @@ -412,9 +409,6 @@  /******************************************************************************   * Extrnal Bus Controller   ******************************************************************************/ -#define EBC_DCR_BASE 0x12 -#define ebccfga (EBC_DCR_BASE+0x0)   /* External bus controller addr reg     */ -#define ebccfgd (EBC_DCR_BASE+0x1)   /* External bus controller data reg     */    /* values for ebccfga register - indirect addressing of these regs */    #define pb0cr       0x00    /* periph bank 0 config reg            */    #define pb1cr       0x01    /* periph bank 1 config reg            */ @@ -1574,56 +1568,4 @@  #define   SDR0_CUST0_CHIPSELGAT_EN3   0x00000001       /* Chip Select3 Gating Enable */  #endif -/****************************************************************************** - * SDR Registers - ******************************************************************************/ -#define SDR_DCR_BASE	0x0E -#define sdrcfga		(SDR_DCR_BASE+0x0) -#define sdrcfgd		(SDR_DCR_BASE+0x1) - -#define CPR0_DCR_BASE	0x0C -#define cprcfga		(CPR0_DCR_BASE+0x0) -#define cprcfgd		(CPR0_DCR_BASE+0x1) - -#define mtcpr(reg, d)	do { mtdcr(cprcfga,reg);mtdcr(cprcfgd,d); } while (0) -#define mfcpr(reg, d)	do { mtdcr(cprcfga,reg);d = mfdcr(cprcfgd); } while (0) - -#define mtsdr(reg, d)	do { mtdcr(sdrcfga,reg);mtdcr(sdrcfgd,d); } while (0) -#define mfsdr(reg, d)	do { mtdcr(sdrcfga,reg);d = mfdcr(sdrcfgd); } while (0) - -#define mtebc(reg, d)	do { mtdcr(ebccfga,reg);mtdcr(ebccfgd,d); } while (0) -#define mfebc(reg, d)	do { mtdcr(ebccfga,reg);d = mfdcr(ebccfgd); } while (0) - -#define mtsdram(reg, d)	do { mtdcr(memcfga,reg);mtdcr(memcfgd,d); } while (0) -#define mfsdram(reg, d)	do { mtdcr(memcfga,reg);d = mfdcr(memcfgd); } while (0) - -#ifndef __ASSEMBLY__ - -typedef struct -{ -	unsigned long pllFwdDiv; -	unsigned long pllFwdDivB; -	unsigned long pllFbkDiv; -	unsigned long pllPlbDiv; -	unsigned long pllPciDiv; -	unsigned long pllExtBusDiv; -	unsigned long pllOpbDiv; -	unsigned long freqVCOMhz;	/* in MHz                          */ -	unsigned long freqProcessor; -	unsigned long freqPLB; -	unsigned long freqPCI; -	unsigned long pciIntArbEn;	/* Internal PCI arbiter is enabled */ -	unsigned long pciClkSync;	/* PCI clock is synchronous        */ -	unsigned long freqVCOHz; -	unsigned long freqOPB; -	unsigned long freqEBC; -	unsigned long freqDDR; -} PPC405_SYS_INFO; - -#endif  /* _ASMLANGUAGE */ - -#define RESET_VECTOR	0xfffffffc -#define CACHELINE_MASK	(CFG_CACHELINE_SIZE - 1) /* Address mask for cache -						     line aligned data. */ -  #endif	/* __PPC405_H__ */ diff --git a/include/ppc440.h b/include/ppc440.h index e77c4c3fb..dc5eb98c9 100644 --- a/include/ppc440.h +++ b/include/ppc440.h @@ -123,10 +123,6 @@  /*-----------------------------------------------------------------------------   | Clocking Controller   +----------------------------------------------------------------------------*/ -#define CLOCKING_DCR_BASE 0x0c -#define clkcfga	 (CLOCKING_DCR_BASE+0x0) -#define clkcfgd	 (CLOCKING_DCR_BASE+0x1) -  /* values for clkcfga register - indirect addressing of these regs */  #define clk_clkukpd	0x0020  #define clk_pllc	0x0040 @@ -140,9 +136,6 @@  #define clk_icfg	0x0140  /* 440gx sdr register definations */ -#define SDR_DCR_BASE	0x0e -#define sdrcfga		(SDR_DCR_BASE+0x0) -#define sdrcfgd		(SDR_DCR_BASE+0x1)  #define sdr_sdstp0	0x0020	    /* */  #define sdr_sdstp1	0x0021	    /* */  #define SDR_PINSTP	0x0040 @@ -242,10 +235,6 @@  /*-----------------------------------------------------------------------------   | SDRAM Controller   +----------------------------------------------------------------------------*/ -#define SDRAM_DCR_BASE 0x10 -#define memcfga	 (SDRAM_DCR_BASE+0x0)	/* Memory configuration address reg */ -#define memcfgd	 (SDRAM_DCR_BASE+0x1)	/* Memory configuration data reg    */ -  /* values for memcfga register - indirect addressing of these regs	    */  #define mem_besr0_clr	0x0000	/* bus error status reg 0 (clr)		    */  #define mem_besr0_set	0x0004	/* bus error status reg 0 (set)		    */ @@ -331,9 +320,6 @@  #define sdr_sdstp6	0x4005  #define sdr_sdstp7	0x4007 -#define SDR0_CFGADDR		0x00E -#define SDR0_CFGDATA		0x00F -  /******************************************************************************   * PCI express defines   ******************************************************************************/ @@ -480,10 +466,6 @@  /*----------------------------------------------------------------------------+  | Memory controller defines  +----------------------------------------------------------------------------*/ -#define SDRAMC_DCR_BASE	0x010 -#define SDRAMC_CFGADDR	(SDRAMC_DCR_BASE+0x0)   /* Memory configuration add  */ -#define SDRAMC_CFGDATA	(SDRAMC_DCR_BASE+0x1)   /* Memory configuration data */ -  /* A REVOIR versus specs 4 bank  - SG*/  #define SDRAM_MCSTAT	0x14	/* memory controller status                  */  #define SDRAM_MCOPT1	0x20	/* memory controller options 1               */ @@ -834,9 +816,6 @@  /*-----------------------------------------------------------------------------   | External Bus Controller   +----------------------------------------------------------------------------*/ -#define EBC_DCR_BASE 0x12 -#define ebccfga (EBC_DCR_BASE+0x0)   /* External bus controller addr reg     */ -#define ebccfgd (EBC_DCR_BASE+0x1)   /* External bus controller data reg     */  /* values for ebccfga register - indirect addressing of these regs */  #define pb0cr		0x00	/* periph bank 0 config reg		*/  #define pb1cr		0x01	/* periph bank 1 config reg		*/ @@ -2207,9 +2186,6 @@  #define SDR0_CP440_NTO1_NTO1		0x00000002  #define SDR0_CP440_NTO1_ENCODE(n)	((((unsigned long)(n))&0x01)<<1)  #define SDR0_CP440_NTO1_DECODE(n)	((((unsigned long)(n))>>1)&0x01) -#define SDR0_CFGADDR			0x00E	/*already defined line 277 */ -#define SDR0_CFGDATA			0x00F -  #define SDR0_SDSTP0			0x0020  #define SDR0_SDSTP0_ENG_MASK		0x80000000 @@ -3289,71 +3265,8 @@  #define GPIO1_ISR3H            (GPIO1_BASE+0x44)  #endif -/* - * Macros for accessing the indirect EBC registers - */ -#define mtebc(reg, data)	do { mtdcr(ebccfga,reg);mtdcr(ebccfgd,data); } while (0) -#define mfebc(reg, data)	do { mtdcr(ebccfga,reg);data = mfdcr(ebccfgd); } while (0) - -/* - * Macros for accessing the indirect SDRAM controller registers - */ -#define mtsdram(reg, data)	do { mtdcr(memcfga,reg);mtdcr(memcfgd,data); } while (0) -#define mfsdram(reg, data)	do { mtdcr(memcfga,reg);data = mfdcr(memcfgd); } while (0) - -/* - * Macros for accessing the indirect clocking controller registers - */ -#define mtclk(reg, data)	do { mtdcr(clkcfga,reg);mtdcr(clkcfgd,data); } while (0) -#define mfclk(reg, data)	do { mtdcr(clkcfga,reg);data = mfdcr(clkcfgd); } while (0) - -/* - * Macros for accessing the sdr controller registers - */ -#define mtsdr(reg, data)	do { mtdcr(sdrcfga,reg);mtdcr(sdrcfgd,data); } while (0) -#define mfsdr(reg, data)	do { mtdcr(sdrcfga,reg);data = mfdcr(sdrcfgd); } while (0) - -/* - * All 44x except 440GP have CPR registers (indirect DCR) - */ -#if !defined(CONFIG_440GP) -#define CPR0_CFGADDR		0x00C -#define CPR0_CFGDATA		0x00D - -#define mtcpr(reg, data)	do { \ -		mtdcr(CPR0_CFGADDR, reg); \ -		mtdcr(CPR0_CFGDATA, data); \ -	} while (0) - -#define mfcpr(reg, data)	do { \ -		mtdcr(CPR0_CFGADDR, reg); \ -		data = mfdcr(CPR0_CFGDATA); \ -	} while (0) -#endif -  #ifndef __ASSEMBLY__ -typedef struct { -	unsigned long pllFwdDivA; -	unsigned long pllFwdDivB; -	unsigned long pllFbkDiv; -	unsigned long pllOpbDiv; -	unsigned long pllPciDiv; -	unsigned long pllExtBusDiv; -	unsigned long freqVCOMhz;	/* in MHz			   */ -	unsigned long freqProcessor; -	unsigned long freqTmrClk; -	unsigned long freqPLB; -	unsigned long freqOPB; -	unsigned long freqEBC; -	unsigned long freqPCI; -#ifdef CONFIG_440SPE -	unsigned long freqDDR; -#endif -	unsigned long pciIntArbEn;            /* Internal PCI arbiter is enabled */ -	unsigned long pciClkSync;             /* PCI clock is synchronous        */ -} PPC440_SYS_INFO; -  static inline u32 get_mcsr(void)  {  	u32 val; diff --git a/include/ppc4xx.h b/include/ppc4xx.h index ca241d2c1..76fe8727f 100644 --- a/include/ppc4xx.h +++ b/include/ppc4xx.h @@ -22,13 +22,80 @@  #ifndef	__PPC4XX_H__  #define __PPC4XX_H__ -#define EXC_OFF_SYS_RESET	0x0100	/* System reset				*/ -#define _START_OFFSET		(EXC_OFF_SYS_RESET + 0x2000) -  #if defined(CONFIG_440)  #include <ppc440.h>  #else  #include <ppc405.h>  #endif +/* + * Common stuff for 4xx (405 and 440) + */ + +#define EXC_OFF_SYS_RESET	0x0100	/* System reset				*/ +#define _START_OFFSET		(EXC_OFF_SYS_RESET + 0x2000) + +#define RESET_VECTOR	0xfffffffc +#define CACHELINE_MASK	(CFG_CACHELINE_SIZE - 1) /* Address mask for cache +						     line aligned data. */ + +#define CPR0_DCR_BASE	0x0C +#define cprcfga		(CPR0_DCR_BASE+0x0) +#define cprcfgd		(CPR0_DCR_BASE+0x1) + +#define SDR_DCR_BASE	0x0E +#define sdrcfga		(SDR_DCR_BASE+0x0) +#define sdrcfgd		(SDR_DCR_BASE+0x1) + +#define SDRAM_DCR_BASE	0x10 +#define memcfga		(SDRAM_DCR_BASE+0x0) +#define memcfgd		(SDRAM_DCR_BASE+0x1) + +#define EBC_DCR_BASE	0x12 +#define ebccfga		(EBC_DCR_BASE+0x0) +#define ebccfgd		(EBC_DCR_BASE+0x1) + +/* + * Macros for indirect DCR access + */ +#define mtcpr(reg, d)	do { mtdcr(cprcfga,reg);mtdcr(cprcfgd,d); } while (0) +#define mfcpr(reg, d)	do { mtdcr(cprcfga,reg);d = mfdcr(cprcfgd); } while (0) + +#define mtebc(reg, d)	do { mtdcr(ebccfga,reg);mtdcr(ebccfgd,d); } while (0) +#define mfebc(reg, d)	do { mtdcr(ebccfga,reg);d = mfdcr(ebccfgd); } while (0) + +#define mtsdram(reg, d)	do { mtdcr(memcfga,reg);mtdcr(memcfgd,d); } while (0) +#define mfsdram(reg, d)	do { mtdcr(memcfga,reg);d = mfdcr(memcfgd); } while (0) + +#define mtsdr(reg, d)	do { mtdcr(sdrcfga,reg);mtdcr(sdrcfgd,d); } while (0) +#define mfsdr(reg, d)	do { mtdcr(sdrcfga,reg);d = mfdcr(sdrcfgd); } while (0) + +#ifndef __ASSEMBLY__ + +typedef struct +{ +	unsigned long freqDDR; +	unsigned long freqEBC; +	unsigned long freqOPB; +	unsigned long freqPCI; +	unsigned long freqPLB; +	unsigned long freqTmrClk; +	unsigned long freqUART; +	unsigned long freqProcessor; +	unsigned long freqVCOHz; +	unsigned long freqVCOMhz;	/* in MHz                          */ +	unsigned long pciClkSync;	/* PCI clock is synchronous        */ +	unsigned long pciIntArbEn;	/* Internal PCI arbiter is enabled */ +	unsigned long pllExtBusDiv; +	unsigned long pllFbkDiv; +	unsigned long pllFwdDiv; +	unsigned long pllFwdDivA; +	unsigned long pllFwdDivB; +	unsigned long pllOpbDiv; +	unsigned long pllPciDiv; +	unsigned long pllPlbDiv; +} PPC4xx_SYS_INFO; + +#endif	/* __ASSEMBLY__ */ +  #endif	/* __PPC4XX_H__ */ |