diff options
Diffstat (limited to 'include')
| -rw-r--r-- | include/configs/coreboot.h | 48 | ||||
| -rw-r--r-- | include/pci.h | 123 | ||||
| -rw-r--r-- | include/physmem.h | 21 | 
3 files changed, 175 insertions, 17 deletions
| diff --git a/include/configs/coreboot.h b/include/configs/coreboot.h index a010adc2d..adeace0cf 100644 --- a/include/configs/coreboot.h +++ b/include/configs/coreboot.h @@ -35,10 +35,13 @@   * (easy to change)   */  #define CONFIG_SYS_COREBOOT -#undef CONFIG_SHOW_BOOT_PROGRESS +#define CONFIG_SHOW_BOOT_PROGRESS  #define CONFIG_LAST_STAGE_INIT  #define CONFIG_X86_NO_RESET_VECTOR  #define CONFIG_SYS_VSNPRINTF +#define CONFIG_INTEL_CORE_ARCH	/* Sandy bridge and ivy bridge chipsets. */ +#define CONFIG_ZBOOT_32 +#define CONFIG_PHYSMEM  /*-----------------------------------------------------------------------   * Watchdog Configuration @@ -77,6 +80,7 @@   */  #define CONFIG_RTC_MC146818  #define CONFIG_SYS_ISA_IO_BASE_ADDRESS	0 +#define CONFIG_SYS_ISA_IO      CONFIG_SYS_ISA_IO_BASE_ADDRESS  /*-----------------------------------------------------------------------   * Serial Configuration @@ -102,18 +106,9 @@  #define CONFIG_SYS_STDIO_DEREGISTER  #define CONFIG_CBMEM_CONSOLE -/* max. 1 IDE bus	*/ -#define CONFIG_SYS_IDE_MAXBUS		1 -/* max. 1 drive per IDE bus */ -#define CONFIG_SYS_IDE_MAXDEVICE	(CONFIG_SYS_IDE_MAXBUS * 1) - -#define CONFIG_SYS_ATA_BASE_ADDR	CONFIG_SYS_ISA_IO_BASE_ADDRESS -#define CONFIG_SYS_ATA_IDE0_OFFSET	0x01f0 -#define CONFIG_SYS_ATA_IDE1_OFFSET	0x0170 -#define CONFIG_SYS_ATA_DATA_OFFSET	0 -#define CONFIG_SYS_ATA_REG_OFFSET	0 -#define CONFIG_SYS_ATA_ALT_OFFSET	0x200 - +#define CONFIG_CMDLINE_EDITING +#define CONFIG_COMMAND_HISTORY +#define CONFIG_AUTOCOMPLETE  #define CONFIG_SUPPORT_VFAT  /************************************************************ @@ -124,19 +119,30 @@  /************************************************************   * DISK Partition support   ************************************************************/ +#define CONFIG_EFI_PARTITION  #define CONFIG_DOS_PARTITION  #define CONFIG_MAC_PARTITION  #define CONFIG_ISO_PARTITION		/* Experimental */ +#define CONFIG_CMD_PART  #define CONFIG_CMD_CBFS  #define CONFIG_CMD_EXT4  #define CONFIG_CMD_EXT4_WRITE +#define CONFIG_PARTITION_UUIDS  /*-----------------------------------------------------------------------   * Video Configuration   */ -#undef CONFIG_VIDEO -#undef CONFIG_CFB_CONSOLE +#define CONFIG_VIDEO +#define CONFIG_VIDEO_COREBOOT +#define CONFIG_VIDEO_SW_CURSOR +#define VIDEO_FB_16BPP_WORD_SWAP +#define CONFIG_I8042_KBD +#define CONFIG_CFB_CONSOLE +#define CONFIG_SYS_CONSOLE_INFO_QUIET + +/* x86 GPIOs are accessed through a PCI device */ +#define CONFIG_INTEL_ICH6_GPIO  /*-----------------------------------------------------------------------   * Command line configuration. @@ -150,6 +156,7 @@  #define CONFIG_CMD_ECHO  #undef CONFIG_CMD_FLASH  #define CONFIG_CMD_FPGA +#define CONFIG_CMD_GPIO  #define CONFIG_CMD_IMI  #undef CONFIG_CMD_IMLS  #define CONFIG_CMD_IRQ @@ -167,12 +174,19 @@  #define CONFIG_CMD_SETGETDCR  #define CONFIG_CMD_SOURCE  #define CONFIG_CMD_XIMG -#define CONFIG_CMD_IDE +#define CONFIG_CMD_SCSI +  #define CONFIG_CMD_FAT  #define CONFIG_CMD_EXT2 +#define CONFIG_CMD_ZBOOT +  #define CONFIG_BOOTDELAY	2 -#define CONFIG_BOOTARGS		"root=/dev/mtdblock0 console=ttyS0,9600" +#define CONFIG_BOOTARGS		\ +	"root=/dev/sdb3 init=/sbin/init rootwait ro" +#define CONFIG_BOOTCOMMAND	\ +	"ext2load scsi 0:3 01000000 /boot/vmlinuz; zboot 01000000" +  #if defined(CONFIG_CMD_KGDB)  #define CONFIG_KGDB_BAUDRATE			115200 diff --git a/include/pci.h b/include/pci.h index eba122f8c..15f583f06 100644 --- a/include/pci.h +++ b/include/pci.h @@ -67,7 +67,130 @@  #define PCI_CLASS_PROG		0x09	/* Reg. Level Programming Interface */  #define PCI_CLASS_DEVICE	0x0a	/* Device class */  #define PCI_CLASS_CODE		0x0b	/* Device class code */ +#define  PCI_CLASS_CODE_TOO_OLD	0x00 +#define  PCI_CLASS_CODE_STORAGE 0x01 +#define  PCI_CLASS_CODE_NETWORK 0x02 +#define  PCI_CLASS_CODE_DISPLAY	0x03 +#define  PCI_CLASS_CODE_MULTIMEDIA 0x04 +#define  PCI_CLASS_CODE_MEMORY	0x05 +#define  PCI_CLASS_CODE_BRIDGE	0x06 +#define  PCI_CLASS_CODE_COMM	0x07 +#define  PCI_CLASS_CODE_PERIPHERAL 0x08 +#define  PCI_CLASS_CODE_INPUT	0x09 +#define  PCI_CLASS_CODE_DOCKING	0x0A +#define  PCI_CLASS_CODE_PROCESSOR 0x0B +#define  PCI_CLASS_CODE_SERIAL	0x0C +#define  PCI_CLASS_CODE_WIRELESS 0x0D +#define  PCI_CLASS_CODE_I2O	0x0E +#define  PCI_CLASS_CODE_SATELLITE 0x0F +#define  PCI_CLASS_CODE_CRYPTO	0x10 +#define  PCI_CLASS_CODE_DATA	0x11 +/* Base Class 0x12 - 0xFE is reserved */ +#define  PCI_CLASS_CODE_OTHER	0xFF +  #define PCI_CLASS_SUB_CODE	0x0a	/* Device sub-class code */ +#define  PCI_CLASS_SUB_CODE_TOO_OLD_NOTVGA	0x00 +#define  PCI_CLASS_SUB_CODE_TOO_OLD_VGA		0x01 +#define  PCI_CLASS_SUB_CODE_STORAGE_SCSI	0x00 +#define  PCI_CLASS_SUB_CODE_STORAGE_IDE		0x01 +#define  PCI_CLASS_SUB_CODE_STORAGE_FLOPPY	0x02 +#define  PCI_CLASS_SUB_CODE_STORAGE_IPIBUS	0x03 +#define  PCI_CLASS_SUB_CODE_STORAGE_RAID	0x04 +#define  PCI_CLASS_SUB_CODE_STORAGE_ATA		0x05 +#define  PCI_CLASS_SUB_CODE_STORAGE_SATA	0x06 +#define  PCI_CLASS_SUB_CODE_STORAGE_SAS		0x07 +#define  PCI_CLASS_SUB_CODE_STORAGE_OTHER	0x80 +#define  PCI_CLASS_SUB_CODE_NETWORK_ETHERNET	0x00 +#define  PCI_CLASS_SUB_CODE_NETWORK_TOKENRING	0x01 +#define  PCI_CLASS_SUB_CODE_NETWORK_FDDI	0x02 +#define  PCI_CLASS_SUB_CODE_NETWORK_ATM		0x03 +#define  PCI_CLASS_SUB_CODE_NETWORK_ISDN	0x04 +#define  PCI_CLASS_SUB_CODE_NETWORK_WORLDFIP	0x05 +#define  PCI_CLASS_SUB_CODE_NETWORK_PICMG	0x06 +#define  PCI_CLASS_SUB_CODE_NETWORK_OTHER	0x80 +#define  PCI_CLASS_SUB_CODE_DISPLAY_VGA		0x00 +#define  PCI_CLASS_SUB_CODE_DISPLAY_XGA		0x01 +#define  PCI_CLASS_SUB_CODE_DISPLAY_3D		0x02 +#define  PCI_CLASS_SUB_CODE_DISPLAY_OTHER	0x80 +#define  PCI_CLASS_SUB_CODE_MULTIMEDIA_VIDEO	0x00 +#define  PCI_CLASS_SUB_CODE_MULTIMEDIA_AUDIO	0x01 +#define  PCI_CLASS_SUB_CODE_MULTIMEDIA_PHONE	0x02 +#define  PCI_CLASS_SUB_CODE_MULTIMEDIA_OTHER	0x80 +#define  PCI_CLASS_SUB_CODE_MEMORY_RAM		0x00 +#define  PCI_CLASS_SUB_CODE_MEMORY_FLASH	0x01 +#define  PCI_CLASS_SUB_CODE_MEMORY_OTHER	0x80 +#define  PCI_CLASS_SUB_CODE_BRIDGE_HOST		0x00 +#define  PCI_CLASS_SUB_CODE_BRIDGE_ISA		0x01 +#define  PCI_CLASS_SUB_CODE_BRIDGE_EISA		0x02 +#define  PCI_CLASS_SUB_CODE_BRIDGE_MCA		0x03 +#define  PCI_CLASS_SUB_CODE_BRIDGE_PCI		0x04 +#define  PCI_CLASS_SUB_CODE_BRIDGE_PCMCIA	0x05 +#define  PCI_CLASS_SUB_CODE_BRIDGE_NUBUS	0x06 +#define  PCI_CLASS_SUB_CODE_BRIDGE_CARDBUS	0x07 +#define  PCI_CLASS_SUB_CODE_BRIDGE_RACEWAY	0x08 +#define  PCI_CLASS_SUB_CODE_BRIDGE_SEMI_PCI	0x09 +#define  PCI_CLASS_SUB_CODE_BRIDGE_INFINIBAND	0x0A +#define  PCI_CLASS_SUB_CODE_BRIDGE_OTHER	0x80 +#define  PCI_CLASS_SUB_CODE_COMM_SERIAL		0x00 +#define  PCI_CLASS_SUB_CODE_COMM_PARALLEL	0x01 +#define  PCI_CLASS_SUB_CODE_COMM_MULTIPORT	0x02 +#define  PCI_CLASS_SUB_CODE_COMM_MODEM		0x03 +#define  PCI_CLASS_SUB_CODE_COMM_GPIB		0x04 +#define  PCI_CLASS_SUB_CODE_COMM_SMARTCARD	0x05 +#define  PCI_CLASS_SUB_CODE_COMM_OTHER		0x80 +#define  PCI_CLASS_SUB_CODE_PERIPHERAL_PIC	0x00 +#define  PCI_CLASS_SUB_CODE_PERIPHERAL_DMA	0x01 +#define  PCI_CLASS_SUB_CODE_PERIPHERAL_TIMER	0x02 +#define  PCI_CLASS_SUB_CODE_PERIPHERAL_RTC	0x03 +#define  PCI_CLASS_SUB_CODE_PERIPHERAL_HOTPLUG	0x04 +#define  PCI_CLASS_SUB_CODE_PERIPHERAL_SD	0x05 +#define  PCI_CLASS_SUB_CODE_PERIPHERAL_OTHER	0x80 +#define  PCI_CLASS_SUB_CODE_INPUT_KEYBOARD	0x00 +#define  PCI_CLASS_SUB_CODE_INPUT_DIGITIZER	0x01 +#define  PCI_CLASS_SUB_CODE_INPUT_MOUSE		0x02 +#define  PCI_CLASS_SUB_CODE_INPUT_SCANNER	0x03 +#define  PCI_CLASS_SUB_CODE_INPUT_GAMEPORT	0x04 +#define  PCI_CLASS_SUB_CODE_INPUT_OTHER		0x80 +#define  PCI_CLASS_SUB_CODE_DOCKING_GENERIC	0x00 +#define  PCI_CLASS_SUB_CODE_DOCKING_OTHER	0x80 +#define  PCI_CLASS_SUB_CODE_PROCESSOR_386	0x00 +#define  PCI_CLASS_SUB_CODE_PROCESSOR_486	0x01 +#define  PCI_CLASS_SUB_CODE_PROCESSOR_PENTIUM	0x02 +#define  PCI_CLASS_SUB_CODE_PROCESSOR_ALPHA	0x10 +#define  PCI_CLASS_SUB_CODE_PROCESSOR_POWERPC	0x20 +#define  PCI_CLASS_SUB_CODE_PROCESSOR_MIPS	0x30 +#define  PCI_CLASS_SUB_CODE_PROCESSOR_COPROC	0x40 +#define  PCI_CLASS_SUB_CODE_SERIAL_1394		0x00 +#define  PCI_CLASS_SUB_CODE_SERIAL_ACCESSBUS	0x01 +#define  PCI_CLASS_SUB_CODE_SERIAL_SSA		0x02 +#define  PCI_CLASS_SUB_CODE_SERIAL_USB		0x03 +#define  PCI_CLASS_SUB_CODE_SERIAL_FIBRECHAN	0x04 +#define  PCI_CLASS_SUB_CODE_SERIAL_SMBUS	0x05 +#define  PCI_CLASS_SUB_CODE_SERIAL_INFINIBAND	0x06 +#define  PCI_CLASS_SUB_CODE_SERIAL_IPMI		0x07 +#define  PCI_CLASS_SUB_CODE_SERIAL_SERCOS	0x08 +#define  PCI_CLASS_SUB_CODE_SERIAL_CANBUS	0x09 +#define  PCI_CLASS_SUB_CODE_WIRELESS_IRDA	0x00 +#define  PCI_CLASS_SUB_CODE_WIRELESS_IR		0x01 +#define  PCI_CLASS_SUB_CODE_WIRELESS_RF		0x10 +#define  PCI_CLASS_SUB_CODE_WIRELESS_BLUETOOTH	0x11 +#define  PCI_CLASS_SUB_CODE_WIRELESS_BROADBAND	0x12 +#define  PCI_CLASS_SUB_CODE_WIRELESS_80211A	0x20 +#define  PCI_CLASS_SUB_CODE_WIRELESS_80211B	0x21 +#define  PCI_CLASS_SUB_CODE_WIRELESS_OTHER	0x80 +#define  PCI_CLASS_SUB_CODE_I2O_V1_0		0x00 +#define  PCI_CLASS_SUB_CODE_SATELLITE_TV	0x01 +#define  PCI_CLASS_SUB_CODE_SATELLITE_AUDIO	0x02 +#define  PCI_CLASS_SUB_CODE_SATELLITE_VOICE	0x03 +#define  PCI_CLASS_SUB_CODE_SATELLITE_DATA	0x04 +#define  PCI_CLASS_SUB_CODE_CRYPTO_NETWORK	0x00 +#define  PCI_CLASS_SUB_CODE_CRYPTO_ENTERTAINMENT 0x10 +#define  PCI_CLASS_SUB_CODE_CRYPTO_OTHER	0x80 +#define  PCI_CLASS_SUB_CODE_DATA_DPIO		0x00 +#define  PCI_CLASS_SUB_CODE_DATA_PERFCNTR	0x01 +#define  PCI_CLASS_SUB_CODE_DATA_COMMSYNC	0x10 +#define  PCI_CLASS_SUB_CODE_DATA_MGMT		0x20 +#define  PCI_CLASS_SUB_CODE_DATA_OTHER		0x80  #define PCI_CACHE_LINE_SIZE	0x0c	/* 8 bits */  #define PCI_LATENCY_TIMER	0x0d	/* 8 bits */ diff --git a/include/physmem.h b/include/physmem.h new file mode 100644 index 000000000..03d3a78b7 --- /dev/null +++ b/include/physmem.h @@ -0,0 +1,21 @@ +/* + * Copyright (c) 2012 The Chromium OS Authors. All rights reserved. + * Use of this source code is governed by a BSD-style license that can be + * found in the LICENSE file. + * + * Alternatively, this software may be distributed under the terms of the + * GNU General Public License ("GPL") version 2 as published by the Free + * Software Foundation. + */ + +/* + * These functions work like memset but operate on physical memory which may + * not be accessible directly. + * + * @param s	The physical address to start setting memory at. + * @param c	The character to set each byte of the region to. + * @param n	The number of bytes to set. + * + * @return	The physical address of the memory which was set. + */ +phys_addr_t arch_phys_memset(phys_addr_t s, int c, phys_size_t n); |