diff options
Diffstat (limited to 'include')
| -rw-r--r-- | include/common.h | 14 | ||||
| -rw-r--r-- | include/commproc.h | 6 | ||||
| -rw-r--r-- | include/configs/ADS860.h | 11 | ||||
| -rw-r--r-- | include/configs/FADS823.h | 1 | ||||
| -rw-r--r-- | include/configs/FADS850SAR.h | 1 | ||||
| -rw-r--r-- | include/configs/FADS860T.h | 89 | ||||
| -rw-r--r-- | include/configs/IAD210.h | 2 | ||||
| -rw-r--r-- | include/configs/IVML24.h | 20 | ||||
| -rw-r--r-- | include/configs/IVMS8.h | 20 | ||||
| -rw-r--r-- | include/configs/MPC8260ADS.h | 77 | ||||
| -rw-r--r-- | include/configs/MPC86xADS.h | 438 | ||||
| -rw-r--r-- | include/configs/RPXClassic.h | 3 | ||||
| -rw-r--r-- | include/configs/SPD823TS.h | 8 | ||||
| -rw-r--r-- | include/configs/pcu_e.h | 10 | ||||
| -rw-r--r-- | include/configs/v37.h | 3 | ||||
| -rw-r--r-- | include/mpc8xx.h | 287 | ||||
| -rw-r--r-- | include/pcmcia.h | 2 | ||||
| -rw-r--r-- | include/version.h | 2 | 
18 files changed, 750 insertions, 244 deletions
| diff --git a/include/common.h b/include/common.h index c8ad856a5..03db8d7a4 100644 --- a/include/common.h +++ b/include/common.h @@ -43,6 +43,20 @@ typedef volatile unsigned char	vu_char;  #endif  #ifdef	CONFIG_8xx  #include <asm/8xx_immap.h> +#ifdef CONFIG_MPC860 +#define CONFIG_MPC86x 1 +#endif +#ifdef CONFIG_MPC860T +#define CONFIG_MPC86x 1 +#endif +#if defined(CONFIG_MPC866P) || \ +    defined(CONFIG_MPC866T) || \ +    defined(CONFIG_MPC859T) || \ +    defined(CONFIG_MPC859DSL) || \ +    defined(CONFIG_MPC852T) +#define CONFIG_MPC866_et_al 1 +#define CONFIG_MPC86x 1 +#endif  #elif defined(CONFIG_5xx)  #include <asm/5xx_immap.h>  #elif defined(CONFIG_8260) diff --git a/include/commproc.h b/include/commproc.h index 652d2ab91..684524835 100644 --- a/include/commproc.h +++ b/include/commproc.h @@ -707,10 +707,10 @@ typedef struct scc_enet {  /***  FADS860T********************************************************/ -#if defined(CONFIG_MPC860T) && defined(CONFIG_FADS) -/* This ENET stuff is for the MPC860TFADS with ethernet on SCC1. +#if (defined(CONFIG_MPC860T) || defined(CONFIG_MPC866_et_al)) \ +    && defined(CONFIG_FADS) +/* This ENET stuff is for the MPC860TFADS/MPC8xxADS with ethernet on SCC1.   */ -  #ifdef CONFIG_SCC1_ENET  #define	SCC_ENET	0  #endif	/* CONFIG_SCC1_ETHERNET */ diff --git a/include/configs/ADS860.h b/include/configs/ADS860.h index 1b7369236..00453035a 100644 --- a/include/configs/ADS860.h +++ b/include/configs/ADS860.h @@ -19,6 +19,7 @@  #include <mpc8xx_irq.h>  #define CONFIG_MPC860		1 +#define CONFIG_MPC860T		1  #define CONFIG_ADS		1  #define CONFIG_8xx_CONS_SMC1	1	/* Console is on SMC1	    */ @@ -31,10 +32,12 @@  #define CFG_I2C_SPEED		400000	/* I2C speed and slave address defaults */  #define CFG_I2C_SLAVE		0x7F -#define MPC8XX_XIN		32768	/* 32.768 kHz input frequency	*/ -#define MPC8XX_FACT		0x5F6	/* Multiply by 1526 */ +#define CFG_8XX_XIN		32768	/* 32.768 kHz input frequency	*/ +#define CFG_8XX_FACT		0x5F6	/* Multiply by 1526 */  					/* MPC8XX_FACT * MPC8XX_XIN = 50 MHz */ +#define CONFIG_8xx_GCLK_FREQ   ((CFG_8XX_XIN) * (CFG_8XX_FACT)) +  #define	CONFIG_CLOCKS_IN_MHZ	1	/* clocks passsed to Linux in MHz */  #if 0 @@ -136,7 +139,7 @@   * FLASH organization   */  #define CFG_MAX_FLASH_BANKS	1	/* max number of memory banks	    */ -#define CFG_MAX_FLASH_SECT	8	/* max number of sectors on one chip	*/ +#define CFG_MAX_FLASH_SECT	16	/* max number of sectors on one chip	*/  #define CFG_FLASH_ERASE_TOUT	120000	/* Timeout for Flash Erase (in ms)  */  #define CFG_FLASH_WRITE_TOUT	500	/* Timeout for Flash Write (in ms)  */ @@ -198,7 +201,7 @@   *-----------------------------------------------------------------------   * set the PLL, the low-power modes and the reset control (15-29)   */ -#define CFG_PLPRCR  (((MPC8XX_FACT-1) << 20) |	\ +#define CFG_PLPRCR  (((CFG_8XX_FACT-1) << PLPRCR_MF_SHIFT) |	\  		PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)  /*----------------------------------------------------------------------- diff --git a/include/configs/FADS823.h b/include/configs/FADS823.h index acb2eed2a..3b201a791 100644 --- a/include/configs/FADS823.h +++ b/include/configs/FADS823.h @@ -23,6 +23,7 @@  #define CFG_PCMCIA_MEM_ADDR	0xe0000000  #define CFG_PCMCIA_MEM_SIZE	0x10000  #define CFG_IMMR		0xFF000000 +#define	CFG_SDRAM_SIZE		(4<<20) /* standard FADS has 4M */  #define	CFG_SDRAM_BASE		0x00000000  #define CFG_FLASH_BASE		0x02800000  #define BCSR_ADDR		((uint) 0xff010000) diff --git a/include/configs/FADS850SAR.h b/include/configs/FADS850SAR.h index a1041769e..3d04ef0dd 100644 --- a/include/configs/FADS850SAR.h +++ b/include/configs/FADS850SAR.h @@ -116,6 +116,7 @@   * Also NOTE that it doesn't mean SDRAM - it means MEMORY.   */  #define	CFG_SDRAM_BASE		0x00000000 +#define	CFG_SDRAM_SIZE		(4<<20) /* standard FADS has 4M */  #define CFG_FLASH_BASE		0x02800000  #define CFG_FLASH_SIZE		((uint)(8 * 1024 * 1024))	/* max 8Mbyte */  #if 0 diff --git a/include/configs/FADS860T.h b/include/configs/FADS860T.h index 2c9438988..fd56010c1 100644 --- a/include/configs/FADS860T.h +++ b/include/configs/FADS860T.h @@ -32,25 +32,33 @@   */  #include <mpc8xx_irq.h> -#define CONFIG_MPC860		1 -#define CONFIG_MPC860T		1 -#define CONFIG_FADS		1 +/* board type */ +#define CONFIG_FADS		1       /* old/new FADS + new ADS */ + +/* processor type */ +#define CONFIG_MPC860T		1       /* 860T */  #define	CONFIG_8xx_CONS_SMC1	1	/* Console is on SMC1		*/  #undef	CONFIG_8xx_CONS_SMC2  #undef	CONFIG_8xx_CONS_NONE -#define CONFIG_BAUDRATE		9600 +#define CONFIG_BAUDRATE		38400  #define CONFIG_LOADS_ECHO	1	/* echo on for serial download	*/ -#if 0 -#define MPC8XX_FACT		10		/* Multiply by 10	*/ -#define MPC8XX_XIN		5000000			/* 5 MHz in	*/ -#else -#define MPC8XX_FACT		12		/* Multiply by 12	*/ -#define MPC8XX_XIN		4000000			/* 4 MHz in	*/ -#define MPC8XX_HZ ((MPC8XX_XIN) * (MPC8XX_FACT)) +#if 0 /* old FADS */ +# define CFG_8XX_FACT		12		/* Multiply by 12 */ +# define CFG_8XX_XIN		4000000		/* 4 MHz in	*/ +#else /* new FADS */ +# define CFG_8XX_FACT		10		/* Multiply by 10 */ +# define CFG_8XX_XIN		5000000		/* 5 MHz in	*/  #endif +#define MPC8XX_HZ ((CFG_8XX_XIN) * (CFG_8XX_FACT)) + +/* should ALWAYS define this, measure_gclk in speed.c is unreliable */ +/* in general, we always know this for FADS+new ADS anyway */ +#define CONFIG_8xx_GCLK_FREQ     MPC8XX_HZ + +/* most vanilla kernels do not like this, set to 0 if in doubt */  #define	CONFIG_CLOCKS_IN_MHZ	1	/* clocks passsed to Linux in MHz */  #if 1 @@ -59,8 +67,12 @@  #define CONFIG_BOOTDELAY	5	/* autoboot after 5 seconds	*/  #endif -#define CONFIG_BOOTCOMMAND	"bootm 2800100"	/* autoboot command */ -#define CONFIG_BOOTARGS		"" +#undef	CONFIG_BOOTARGS +#define CONFIG_BOOTCOMMAND			    \ +    "bootp; "				    \ +    "setenv bootargs root=/dev/nfs rw nfsroot=$(serverip):$(rootpath) "	    \ +    "ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask):$(hostname)::off; "   \ +    "bootm"  #undef	CONFIG_WATCHDOG			/* watchdog disabled		*/ @@ -77,10 +89,10 @@  /* choose SCC1 ethernet (10BASET on motherboard)   * or FEC ethernet (10/100 on daughterboard)   */ -#if 1 +#if 0  #define	CONFIG_SCC1_ENET	1	/* use SCC1 ethernet */  #undef	CONFIG_FEC_ENET			/* disable FEC ethernet  */ -#else +#else   /* all 86x cores have FECs, if in doubt, use it */  #undef	CONFIG_SCC1_ENET		/* disable SCC1 ethernet */  #define	CONFIG_FEC_ENET		1	/* use FEC ethernet  */  #define CFG_DISCOVER_PHY @@ -107,7 +119,11 @@  #define CFG_BARGSIZE	CFG_CBSIZE	/* Boot Argument Buffer Size	*/  #define CFG_MEMTEST_START	0x0100000	/* memtest works on	*/ +#if (CFG_SDRAM_SIZE) +#define CFG_MEMTEST_END		CFG_SDRAM_SIZE	/* 1 ... SDRAM_SIZE	*/ +#else  #define CFG_MEMTEST_END		0x0400000	/* 1 ... 4 MB in DRAM	*/ +#endif  #define CFG_LOAD_ADDR	 	0x00100000 @@ -120,7 +136,7 @@   * (address mappings, register initial values, etc.)   * You should know what you are doing if you make changes here.   */ -/*----------------------------------------------------------------------- +/*----------------------------------------------------------------------   * Internal Memory Mapped Register   */  #define CFG_IMMR			0xFF000000 @@ -141,6 +157,11 @@   * Please note that CFG_SDRAM_BASE _must_ start at 0   */  #define	CFG_SDRAM_BASE		0x00000000 +#ifdef CONFIG_FADS +# define	CFG_SDRAM_SIZE	0x00400000      /* 4 meg */ +#else   /* !CONFIG_FADS */ /* old ADS */ +# define	CFG_SDRAM_SIZE	0x00000000      /* NO SDRAM */ +#endif  #define CFG_FLASH_BASE		0x02800000 @@ -218,7 +239,7 @@   *-----------------------------------------------------------------------   * set the PLL, the low-power modes and the reset control (15-29)   */ -#define CFG_PLPRCR	(((MPC8XX_FACT-1) << PLPRCR_MF_SHIFT) |	\ +#define CFG_PLPRCR	(((CFG_8XX_FACT-1) << PLPRCR_MF_SHIFT) |	\  				PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)  /*----------------------------------------------------------------------- @@ -235,7 +256,7 @@   *-----------------------------------------------------------------------   *   */ -#define CFG_DER		0 +#define CFG_DER		 0  /* Because of the way the 860 starts up and assigns CS0 the  * entire address space, we have to set the memory controller @@ -280,36 +301,6 @@  #define CFG_OR1_PRELIM	0xffff8110		/* 64Kbyte address space */  #define CFG_BR1_PRELIM	((BCSR_ADDR) | BR_V ) - -/* - * Memory Periodic Timer Prescaler - */ - -/* periodic timer for refresh */ -#define CFG_MAMR_PTA		97	/* start with divider for 100 MHz	*/ - -/* refresh rate 15.6 us (= 64 ms / 4K = 62.4 / quad bursts) for <= 128 MBit	*/ -#define CFG_MPTPR_2BK_4K	MPTPR_PTP_DIV16		/* setting for 2 banks	*/ -#define CFG_MPTPR_1BK_4K	MPTPR_PTP_DIV32		/* setting for 1 bank	*/ - -/* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit		*/ -#define CFG_MPTPR_2BK_8K	MPTPR_PTP_DIV8		/* setting for 2 banks	*/ -#define CFG_MPTPR_1BK_8K	MPTPR_PTP_DIV16		/* setting for 1 bank	*/ - -/* - * MAMR settings for SDRAM - */ - -/* 8 column SDRAM */ -#define CFG_MAMR_8COL	((CFG_MAMR_PTA << MAMR_PTA_SHIFT)  | MAMR_PTAE	    |	\ -			 MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 |	\ -			 MAMR_RLFA_1X	 | MAMR_WLFA_1X	   | MAMR_TLFA_4X) -/* 9 column SDRAM */ -#define CFG_MAMR_9COL	((CFG_MAMR_PTA << MAMR_PTA_SHIFT)  | MAMR_PTAE	    |	\ -			 MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 |	\ -			 MAMR_RLFA_1X	 | MAMR_WLFA_1X	   | MAMR_TLFA_4X) - -#define CFG_MAMR		0x13a01114  /*   * Internal Definitions   * @@ -425,7 +416,7 @@  #endif /* CONFIG_MPC850 */  #define CONFIG_DRAM_50MHZ		1 -#define CONFIG_SDRAM_50MHZ +#define CONFIG_SDRAM_50MHZ              1  #ifdef CONFIG_MPC860T diff --git a/include/configs/IAD210.h b/include/configs/IAD210.h index 7b762266a..6dedbd777 100644 --- a/include/configs/IAD210.h +++ b/include/configs/IAD210.h @@ -354,7 +354,7 @@   */  #define CFG_MAMR	((CFG_MAMR_PTA << MAMR_PTA_SHIFT)  | MAMR_PTAE	    |	\ -			 MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLB_A11 |	\ +			 MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 |	\  			 MAMR_RLFA_1X	 | MAMR_WLFA_1X	   | MAMR_TLFA_8X) diff --git a/include/configs/IVML24.h b/include/configs/IVML24.h index 77746e87f..a0cb1dd48 100644 --- a/include/configs/IVML24.h +++ b/include/configs/IVML24.h @@ -424,7 +424,7 @@   */  /* periodic timer for refresh */ -#define CFG_MAMR_PTB	204 +#define CFG_MBMR_PTB	204  /* refresh rate 15.6 us (= 64 ms / 4K = 62.4 / quad bursts) for <= 128 MBit	*/  #define CFG_MPTPR_2BK_4K	MPTPR_PTP_DIV16		/* setting for 2 banks	*/ @@ -448,19 +448,19 @@  #if defined (CONFIG_IVML24_16M)   /* 8 column SDRAM */ -# define CFG_MBMR_8COL	((CFG_MAMR_PTB << MAMR_PTB_SHIFT)  | \ - 			 MAMR_AMB_TYPE_0 | MAMR_DSB_1_CYCL | MAMR_G0CLB_A11 |	\ - 			 MAMR_RLFB_1X	 | MAMR_WLFB_1X	   | MAMR_TLFB_4X) +# define CFG_MBMR_8COL	((CFG_MBMR_PTB << MBMR_PTB_SHIFT)  | \ + 			 MBMR_AMB_TYPE_0 | MBMR_DSB_1_CYCL | MBMR_G0CLB_A11 |	\ + 			 MBMR_RLFB_1X	 | MBMR_WLFB_1X	   | MBMR_TLFB_4X)  #elif defined (CONFIG_IVML24_32M)  /* 128 MBit SDRAM */ -# define CFG_MBMR_8COL	((CFG_MAMR_PTB << MAMR_PTB_SHIFT)  | \ -			 MAMR_AMB_TYPE_1 | MAMR_DSB_1_CYCL | MAMR_G0CLB_A10 |	\ -			 MAMR_RLFB_1X	 | MAMR_WLFB_1X	   | MAMR_TLFB_4X) +# define CFG_MBMR_8COL	((CFG_MBMR_PTB << MBMR_PTB_SHIFT)  | \ +			 MBMR_AMB_TYPE_1 | MBMR_DSB_1_CYCL | MBMR_G0CLB_A10 |	\ +			 MBMR_RLFB_1X	 | MBMR_WLFB_1X	   | MBMR_TLFB_4X)  #elif defined (CONFIG_IVML24_64M)  /* 128 MBit SDRAM */ -# define CFG_MBMR_8COL	((CFG_MAMR_PTB << MAMR_PTB_SHIFT)  | \ -			 MAMR_AMB_TYPE_1 | MAMR_DSB_1_CYCL | MAMR_G0CLB_A10 |	\ -			 MAMR_RLFB_1X	 | MAMR_WLFB_1X	   | MAMR_TLFB_4X) +# define CFG_MBMR_8COL	((CFG_MBMR_PTB << MBMR_PTB_SHIFT)  | \ +			 MBMR_AMB_TYPE_1 | MBMR_DSB_1_CYCL | MBMR_G0CLB_A10 |	\ +			 MBMR_RLFB_1X	 | MBMR_WLFB_1X	   | MBMR_TLFB_4X)  #endif  /* diff --git a/include/configs/IVMS8.h b/include/configs/IVMS8.h index 19063fa4d..46b4d5354 100644 --- a/include/configs/IVMS8.h +++ b/include/configs/IVMS8.h @@ -408,7 +408,7 @@   */  /* periodic timer for refresh */ -#define CFG_MAMR_PTB	204 +#define CFG_MBMR_PTB	204  /* refresh rate 15.6 us (= 64 ms / 4K = 62.4 / quad bursts) for <= 128 MBit	*/  #define CFG_MPTPR_2BK_4K	MPTPR_PTP_DIV16		/* setting for 2 banks	*/ @@ -431,19 +431,19 @@  #if defined (CONFIG_IVMS8_16M)   /* 8 column SDRAM */ -# define CFG_MBMR_8COL	((CFG_MAMR_PTB << MAMR_PTB_SHIFT)  | \ - 			 MAMR_AMB_TYPE_0 | MAMR_DSB_1_CYCL | MAMR_G0CLB_A11 |	\ - 			 MAMR_RLFB_1X	 | MAMR_WLFB_1X	   | MAMR_TLFB_4X) +# define CFG_MBMR_8COL	((CFG_MBMR_PTB << MBMR_PTB_SHIFT)  | \ + 			 MBMR_AMB_TYPE_0 | MBMR_DSB_1_CYCL | MBMR_G0CLB_A11 |	\ + 			 MBMR_RLFB_1X	 | MBMR_WLFB_1X	   | MBMR_TLFB_4X)  #elif defined (CONFIG_IVMS8_32M)  /* 128 MBit SDRAM */ -#define CFG_MBMR_8COL	((CFG_MAMR_PTB << MAMR_PTB_SHIFT)  | \ -			 MAMR_AMB_TYPE_1 | MAMR_DSB_1_CYCL | MAMR_G0CLB_A10 |	\ -			 MAMR_RLFB_1X	 | MAMR_WLFB_1X	   | MAMR_TLFB_4X) +#define CFG_MBMR_8COL	((CFG_MBMR_PTB << MBMR_PTB_SHIFT)  | \ +			 MBMR_AMB_TYPE_1 | MBMR_DSB_1_CYCL | MBMR_G0CLB_A10 |	\ +			 MBMR_RLFB_1X	 | MBMR_WLFB_1X	   | MBMR_TLFB_4X)  #elif defined (CONFIG_IVMS8_64M)  /* 128 MBit SDRAM */ -#define CFG_MBMR_8COL	((CFG_MAMR_PTB << MAMR_PTB_SHIFT)  | \ -			 MAMR_AMB_TYPE_1 | MAMR_DSB_1_CYCL | MAMR_G0CLB_A10 |	\ -			 MAMR_RLFB_1X	 | MAMR_WLFB_1X	   | MAMR_TLFB_4X) +#define CFG_MBMR_8COL	((CFG_MBMR_PTB << MBMR_PTB_SHIFT)  | \ +			 MBMR_AMB_TYPE_1 | MBMR_DSB_1_CYCL | MBMR_G0CLB_A10 |	\ +			 MBMR_RLFB_1X	 | MBMR_WLFB_1X	   | MBMR_TLFB_4X)  #endif diff --git a/include/configs/MPC8260ADS.h b/include/configs/MPC8260ADS.h index 401591db9..5960b3025 100644 --- a/include/configs/MPC8260ADS.h +++ b/include/configs/MPC8260ADS.h @@ -9,7 +9,8 @@   *   * (C) Copyright 2003 Arabella Software Ltd.   * Yuli Barcohen <yuli@arabellasw.com> - * Added support for SDRAM DIMMs SPD EEPROM, MII. + * Added support for SDRAM DIMMs SPD EEPROM, MII, JFFS2. + * Ported to PQ2FADS-ZU board.   *   * See file CREDITS for list of people who contributed to this   * project. @@ -41,6 +42,15 @@  #define CONFIG_MPC8260		1	/* This is an MPC8260 CPU   */  #define CONFIG_MPC8260ADS	1	/* ...on motorola ads board */ +/* ADS flavours */ +#define CFG_8260ADS		1	/* MPC8260ADS */ +#define CFG_8266ADS		2	/* MPC8266ADS */ +#define CFG_PQ2FADS		3	/* PQ2FADS-ZU */ + +#ifndef CONFIG_ADSTYPE +#define CONFIG_ADSTYPE		CFG_8260ADS +#endif /* CONFIG_ADSTYPE */ +  #define CONFIG_BOARD_PRE_INIT	1	/* Call board_pre_init	*/  /* allow serial and ethaddr to be overwritten */ @@ -116,7 +126,9 @@  #endif /* CONFIG_ETHER_ON_FCC */ -/* other options */ +#if CONFIG_ADSTYPE == CFG_PQ2FADS +#undef CONFIG_SPD_EEPROM	/* On PQ2FADS-ZU, SDRAM is soldered  */ +#else  #define CONFIG_HARD_I2C		1	/* To enable I2C support	*/  #define CFG_I2C_SPEED		400000	/* I2C speed and slave address	*/  #define CFG_I2C_SLAVE		0x7F @@ -124,18 +136,23 @@  #if defined(CONFIG_SPD_EEPROM) && !defined(CONFIG_SPD_ADDR)  #define CONFIG_SPD_ADDR         0x50  #endif +#endif /* CONFIG_ADSTYPE == CFG_PQ2FADS */  #ifndef CONFIG_SDRAM_PBI  #define CONFIG_SDRAM_PBI        1 /* By default, use page-based interleaving */  #endif  #ifndef CONFIG_8260_CLKIN +#if CONFIG_ADSTYPE == CFG_PQ2FADS +#define CONFIG_8260_CLKIN	100000000	/* in Hz */ +#else  #define CONFIG_8260_CLKIN	66666666	/* in Hz */  #endif +#endif +  #define CONFIG_BAUDRATE		115200 -#define CONFIG_COMMANDS		(CFG_CMD_ALL & ~( \ -				 CFG_CMD_BEDBUG | \ +#define CFG_EXCLUDE		 CFG_CMD_BEDBUG | \  				 CFG_CMD_BMP	| \  				 CFG_CMD_BSP	| \  				 CFG_CMD_DATE	| \ @@ -143,11 +160,11 @@  				 CFG_CMD_DTT	| \  				 CFG_CMD_EEPROM | \  				 CFG_CMD_ELF    | \ +				 CFG_CMD_FAT    | \  				 CFG_CMD_FDC	| \  				 CFG_CMD_FDOS	| \  				 CFG_CMD_HWFLOW	| \  				 CFG_CMD_IDE	| \ -				 CFG_CMD_JFFS2	| \  				 CFG_CMD_KGDB	| \  				 CFG_CMD_MMC	| \  				 CFG_CMD_NAND	| \ @@ -155,8 +172,18 @@  				 CFG_CMD_PCMCIA | \  				 CFG_CMD_SCSI	| \  				 CFG_CMD_SPI	| \ -				 CFG_CMD_VFD	| \ -				 CFG_CMD_USB	) ) +				 CFG_CMD_USB	| \ +				 CFG_CMD_VFD + +#if CONFIG_ADSTYPE == CFG_PQ2FADS +#define CONFIG_COMMANDS		(CFG_CMD_ALL & ~( \ +				 CFG_CMD_SDRAM	| \ +				 CFG_CMD_I2C	| \ +				 CFG_EXCLUDE	) ) +#else +#define CONFIG_COMMANDS		(CFG_CMD_ALL & ~( \ +				 CFG_EXCLUDE	) ) +#endif /* CONFIG_ADSTYPE == CFG_PQ2FADS */  /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */  #include <cmd_confdefs.h> @@ -200,7 +227,6 @@  #define CFG_BAUDRATE_TABLE	{ 9600, 19200, 38400, 57600, 115200, 230400 }  #define CFG_FLASH_BASE		0xff800000 -#define FLASH_BASE		0xff800000  #define CFG_MAX_FLASH_BANKS	1	/* max num of memory banks	*/  #define CFG_MAX_FLASH_SECT	32	/* max num of sects on one chip */  #define CFG_FLASH_SIZE		8 @@ -219,14 +245,16 @@  #define CFG_DEFAULT_IMMR	0x0F010000  #define CFG_IMMR		0xF0000000 -#define CFG_BCSR		0x04500000 +#define CFG_BCSR		0xF4500000  #define CFG_SDRAM_BASE		0x00000000 -#define CFG_LSDRAM_BASE		0x04000000 +#define CFG_LSDRAM_BASE		0xD0000000  #define RS232EN_1		0x02000002  #define RS232EN_2		0x01000001 -#define FETHIEN			0x08000008 -#define FETH_RST		0x04000004 +#define FETHIEN1		0x08000008 +#define FETH1_RST		0x04000004 +#define FETHIEN2		0x01000000 +#define FETH2_RST		0x08000000  #define CFG_INIT_RAM_ADDR	CFG_IMMR  #define CFG_INIT_RAM_END	0x4000	/* End of used area in DPRAM	*/ @@ -288,19 +316,30 @@  #define CFG_SYPCR		0xFFFFFFC3  #define CFG_BCR			0x100C0000  #define CFG_SIUMCR		0x0A200000 -#define CFG_SCCR		0x00000000 -#define CFG_BR0_PRELIM		0xFF801801 -#define CFG_OR0_PRELIM		0xFF800836 -#define CFG_BR1_PRELIM		0x04501801 +#define CFG_SCCR		SCCR_DFBRG01 +#define CFG_BR0_PRELIM		CFG_FLASH_BASE | 0x00001801 +#define CFG_OR0_PRELIM		0xFF800876 +#define CFG_BR1_PRELIM		CFG_BCSR | 0x00001801  #define CFG_OR1_PRELIM		0xFFFF8010 -#define CFG_RMR			0 +#define CFG_RMR			RMR_CSRE  #define CFG_TMCNTSC		(TMCNTSC_SEC|TMCNTSC_ALR|TMCNTSC_TCF|TMCNTSC_TCE)  #define CFG_PISCR		(PISCR_PS|PISCR_PTF|PISCR_PTE)  #define CFG_RCCR		0 + +#if CONFIG_ADSTYPE == CFG_PQ2FADS +#define CFG_PSDMR		0x824B36A3 +#define CFG_PSRT		0x13 +#define CFG_LSDMR		0x828737A3 +#define CFG_LSRT		0x13 +#define CFG_MPTPR		0x2800 +#else  #define CFG_PSDMR		0x016EB452 -#define CFG_MPTPR		0x00001900 -#define CFG_PSRT		0x00000021 +#define CFG_PSRT		0x21 +#define CFG_LSDMR		0x0086A522 +#define CFG_LSRT		0x21 +#define CFG_MPTPR		0x1900 +#endif /* CONFIG_ADSTYPE == CFG_PQ2FADS */  #define CFG_RESET_ADDRESS	0x04400000 diff --git a/include/configs/MPC86xADS.h b/include/configs/MPC86xADS.h new file mode 100644 index 000000000..fc79c52d7 --- /dev/null +++ b/include/configs/MPC86xADS.h @@ -0,0 +1,438 @@ +/* +  * A collection of structures, addresses, and values associated with +  * the Motorola MPC8xxADS board.  Copied from the FADS config. +  * +  * Copyright (c) 1998 Dan Malek (dmalek@jlc.net) +  */ + +/* + * 1999-nov-26: The FADS is using the following physical memorymap: + * + * ff020000 -> ff02ffff : pcmcia + * ff010000 -> ff01ffff : BCSR       connected to CS1, setup by 8xxrom + * ff000000 -> ff00ffff : IMAP       internal in the cpu + * fe000000 -> ffnnnnnn : flash      connected to CS0, setup by 8xxrom + * 00000000 -> nnnnnnnn : sdram/dram setup by 8xxrom + */ + +/* ------------------------------------------------------------------------- */ + +/* + * board/config.h - configuration options, board specific + */ + +#ifndef __CONFIG_H +#define __CONFIG_H + +/* + * High Level Configuration Options + * (easy to change) + */ +#include <mpc8xx_irq.h> + +/* board type */ +#define CONFIG_MPC86xADS        1       /* new ADS */ +#define CONFIG_FADS		1       /* We are FADS compatible (more or less) */ + +/* new 86xADS only - pick one of these */ +#define CONFIG_MPC866T 		1 +#undef CONFIG_MPC866P +#undef CONFIG_MPC859T +#undef CONFIG_MPC859DSL +#undef CONFIG_MPC852T + +#define	CONFIG_8xx_CONS_SMC1	1	/* Console is on SMC1		*/ +#undef	CONFIG_8xx_CONS_SMC2 +#undef	CONFIG_8xx_CONS_NONE +#define CONFIG_BAUDRATE		38400 +#define CONFIG_LOADS_ECHO	1	/* echo on for serial download	*/ + +#ifdef CONFIG_MPC86xADS +# define CFG_8XX_FACT		5		/* Multiply by 5	*/ +# define CFG_8XX_XIN		10000000	/* 10 MHz in	*/ +#else /* ! CONFIG_MPC86xADS */ +# if 0 /* old FADS */ +#  define CFG_8XX_FACT		12		/* Multiply by 12 */ +#  define CFG_8XX_XIN		4000000		/* 4 MHz in	*/ +# else /* new FADS */ +#  define CFG_8XX_FACT		10		/* Multiply by 10 */ +#  define CFG_8XX_XIN		5000000		/* 5 MHz in	*/ +# endif +#endif /* ! CONFIG_MPC86xADS */ + +#define MPC8XX_HZ ((CFG_8XX_XIN) * (CFG_8XX_FACT)) + +/* should ALWAYS define this, measure_gclk in speed.c is unreliable */ +/* in general, we always know this for FADS+new ADS anyway */ +#define CONFIG_8xx_GCLK_FREQ     MPC8XX_HZ + +/* most vanilla kernels do not like this, set to 0 if in doubt */ +#define	CONFIG_CLOCKS_IN_MHZ	1	/* clocks passsed to Linux in MHz */ + +#if 1 +#define CONFIG_BOOTDELAY	-1	/* autoboot disabled		*/ +#else +#define CONFIG_BOOTDELAY	5	/* autoboot after 5 seconds	*/ +#endif + +#undef	CONFIG_BOOTARGS +#define CONFIG_BOOTCOMMAND			    \ +    "bootp; "				    \ +    "setenv bootargs root=/dev/nfs rw nfsroot=$(serverip):$(rootpath) "	    \ +    "ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask):$(hostname)::off; "   \ +    "bootm" + +/* #include "local.h" */ + +#undef	CONFIG_WATCHDOG			/* watchdog disabled		*/ + +/* ATA / IDE and partition support */ +#define CONFIG_MAC_PARTITION    1 +#define CONFIG_DOS_PARTITION    1 +#define CONFIG_ISO_PARTITION	1 +#undef	CONFIG_ATAPI +#define CONFIG_IDE_8xx_PCCARD	1	/* Use IDE with PC Card Adapter */ +#undef	CONFIG_IDE_8xx_DIRECT		/* Direct IDE	 not supported	*/ +#undef	CONFIG_IDE_LED			/* LED	 for ide not supported	*/ +#undef	CONFIG_IDE_RESET		/* reset for ide not supported	*/ + +/* choose SCC1 ethernet (10BASET on motherboard) + * or FEC ethernet (10/100 on daughterboard) + */ +#if 0 +#define	CONFIG_SCC1_ENET	1	/* use SCC1 ethernet */ +#undef	CONFIG_FEC_ENET			/* disable FEC ethernet  */ +#else   /* all 86x cores have FECs, if in doubt, use it */ +#undef	CONFIG_SCC1_ENET		/* disable SCC1 ethernet */ +#define	CONFIG_FEC_ENET		1	/* use FEC ethernet  */ +#define CFG_DISCOVER_PHY +#endif +#if defined(CONFIG_SCC1_ENET) && defined(CONFIG_FEC_ENET) +#error Both CONFIG_SCC1_ENET and CONFIG_FEC_ENET configured +#endif + +/* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */ +#include <cmd_confdefs.h> + +/* + * Miscellaneous configurable options + */ +#undef	CFG_LONGHELP			/* undef to save memory		*/ +#define	CFG_PROMPT		"=>"	/* Monitor Command Prompt	*/ +#if (CONFIG_COMMANDS & CFG_CMD_KGDB) +#define	CFG_CBSIZE	1024		/* Console I/O Buffer Size	*/ +#else +#define	CFG_CBSIZE	256		/* Console I/O Buffer Size	*/ +#endif +#define	CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */ +#define	CFG_MAXARGS	16		/* max number of command args	*/ +#define CFG_BARGSIZE	CFG_CBSIZE	/* Boot Argument Buffer Size	*/ + +#define CFG_MEMTEST_START	0x0100000	/* memtest works on	*/ +#if (CFG_SDRAM_SIZE) +#define CFG_MEMTEST_END		CFG_SDRAM_SIZE	/* 1 ... SDRAM_SIZE	*/ +#else +#define CFG_MEMTEST_END		0x0400000     	/* 1 ... 4 MB in DRAM	*/ +#endif + +#define CFG_LOAD_ADDR	 	0x00100000 + +#define	CFG_HZ		        1000		/* decr freq: 1 ms ticks */ + +#define CFG_BAUDRATE_TABLE	{ 9600, 19200, 38400, 57600, 115200 } + +/* + * Low Level Configuration Settings + * (address mappings, register initial values, etc.) + * You should know what you are doing if you make changes here. + */ +/*----------------------------------------------------------------------- + * Internal Memory Mapped Register + */ +#define CFG_IMMR		0xFF000000 +#define CFG_IMMR_SIZE		((uint)(64 * 1024)) + +/*----------------------------------------------------------------------- + * Definitions for initial stack pointer and data area (in DPRAM) + */ +#define CFG_INIT_RAM_ADDR	CFG_IMMR +#define	CFG_INIT_RAM_END	0x2F00	/* End of used area in DPRAM	*/ +#define	CFG_GBL_DATA_SIZE	64  /* size in bytes reserved for initial data */ +#define CFG_GBL_DATA_OFFSET	(CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE) +#define	CFG_INIT_SP_OFFSET	CFG_GBL_DATA_OFFSET + +/*----------------------------------------------------------------------- + * Start addresses for the final memory configuration + * (Set up by the startup code) + * Please note that CFG_SDRAM_BASE _must_ start at 0 + */ +#define	CFG_SDRAM_BASE		0x00000000 +#ifdef CONFIG_FADS +# ifdef CONFIG_MPC86xADS /* new ADS */ +#  define	CFG_SDRAM_SIZE	0x00800000      /* 8 meg */ +# else                   /* old/new FADS */ +#  define	CFG_SDRAM_SIZE	0x00400000      /* 4 meg */ +# endif +#else   /* !CONFIG_FADS */ /* old ADS */ +# define	CFG_SDRAM_SIZE	0x00000000      /* NO SDRAM */ +#endif + +#define CFG_FLASH_BASE		0x02800000 + +#define CFG_FLASH_SIZE		((uint)(8 * 1024 * 1024))	/* max 8Mbyte */ + +#define	CFG_MONITOR_LEN		(272 << 10)	/* Reserve 272 kB for Monitor	*/ +#define CFG_MONITOR_BASE	CFG_FLASH_BASE +#define	CFG_MALLOC_LEN		(384 << 10)	/* Reserve 384 kB for malloc()	*/ + +/* + * For booting Linux, the board info and command line data + * have to be in the first 8 MB of memory, since this is + * the maximum mapped by the Linux kernel during initialization. + */ +#define	CFG_BOOTMAPSZ		(8 << 20)	/* Initial Memory map for Linux	*/ +/*----------------------------------------------------------------------- + * FLASH organization + */ +#define CFG_MAX_FLASH_BANKS	1	/* max number of memory banks		*/ +#define CFG_MAX_FLASH_SECT	16      /* max number of sectors on one chip	*/ + +#define CFG_FLASH_ERASE_TOUT	120000	/* Timeout for Flash Erase (in ms)	*/ +#define CFG_FLASH_WRITE_TOUT	500	/* Timeout for Flash Write (in ms)	*/ + +#define	CFG_ENV_IS_IN_FLASH	1 +#define CFG_ENV_OFFSET		0x00040000 +#define	CFG_ENV_SIZE		0x4000	/* Total Size of Environment Sector	*/ + +#define CFG_ENV_SECT_SIZE	0x40000	/* see README - env sector total size	*/ + +/*----------------------------------------------------------------------- + * Cache Configuration + */ +#define CFG_CACHELINE_SIZE	16	/* For all MPC8xx CPUs			*/ +#if (CONFIG_COMMANDS & CFG_CMD_KGDB) +#define CFG_CACHELINE_SHIFT	4	/* log base 2 of the above value	*/ +#endif + +/*----------------------------------------------------------------------- + * SYPCR - System Protection Control					11-9 + * SYPCR can only be written once after reset! + *----------------------------------------------------------------------- + * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze + */ +#if defined(CONFIG_WATCHDOG) +#define CFG_SYPCR	(SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \ +			 SYPCR_SWE  | SYPCR_SWRI| SYPCR_SWP) +#else +#define CFG_SYPCR	(SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP) +#endif + +/*----------------------------------------------------------------------- + * SIUMCR - SIU Module Configuration					11-6 + *----------------------------------------------------------------------- + * PCMCIA config., multi-function pin tri-state + */ +#define CFG_SIUMCR	(SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01) + +/*----------------------------------------------------------------------- + * TBSCR - Time Base Status and Control					11-26 + *----------------------------------------------------------------------- + * Clear Reference Interrupt Status, Timebase freezing enabled + */ +#define CFG_TBSCR	(TBSCR_REFA | TBSCR_REFB | TBSCR_TBE) + +/*----------------------------------------------------------------------- + * PISCR - Periodic Interrupt Status and Control		11-31 + *----------------------------------------------------------------------- + * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled + */ +#define CFG_PISCR	(PISCR_PS | PISCR_PITF) + +/*----------------------------------------------------------------------- + * PLPRCR - PLL, Low-Power, and Reset Control Register	15-30 + *----------------------------------------------------------------------- + * set the PLL, the low-power modes and the reset control (15-29) + */ +#define CFG_PLPRCR	((CFG_8XX_FACT << PLPRCR_MFI_SHIFT) |	\ +				PLPRCR_SPLSS | PLPRCR_TEXPS) + +/*----------------------------------------------------------------------- + * SCCR - System Clock and reset Control Register		15-27 + *----------------------------------------------------------------------- + * Set clock output, timebase and RTC source and divider, + * power management and some other internal clocks + */ +#define SCCR_MASK	SCCR_EBDF11 +#define CFG_SCCR	(SCCR_TBS|SCCR_COM00|SCCR_DFSYNC00|SCCR_DFBRG00|SCCR_DFNL000|SCCR_DFNH000|SCCR_DFLCD000|SCCR_DFALCD00) + + /*----------------------------------------------------------------------- + * + *----------------------------------------------------------------------- + * + */ +#define CFG_DER		 0 + +/* Because of the way the 860 starts up and assigns CS0 the +* entire address space, we have to set the memory controller +* differently.  Normally, you write the option register +* first, and then enable the chip select by writing the +* base register.  For CS0, you must write the base register +* first, followed by the option register. +*/ + +/* + * Init Memory Controller: + * + * BR0/1 and OR0/1 (FLASH) + */ +/* the other CS:s are determined by looking at parameters in BCSRx */ + +#define BCSR_ADDR		((uint) 0xFF010000) +#define BCSR_SIZE		((uint)(64 * 1024)) + +#define CFG_REMAP_OR_AM		0x80000000	/* OR addr mask */ +#define CFG_PRELIM_OR_AM	0xFF800000	/* OR addr mask */ + +/* FLASH timing: ACS = 10, TRLX = 1, CSNT = 1, SCY = 3, EHTR = 0	*/ +#define CFG_OR_TIMING_FLASH	(OR_CSNT_SAM  | OR_ACS_DIV4 | OR_BI | OR_SCY_3_CLK | OR_TRLX) + +#define CFG_OR0_REMAP	(CFG_REMAP_OR_AM  | CFG_OR_TIMING_FLASH) + +#ifdef USE_REAL_FLASH_VALUES +/* + * The "default" behaviour with 1Mbyte initial doesn't work for us! + */ +#define CFG_OR0_PRELIM	0x0FFC00D34 /* Real values for the board */ +#define CFG_BR0_PRELIM	0x02800001  /* Real values for the board */ +#else +#define CFG_OR0_PRELIM	(CFG_PRELIM_OR_AM | CFG_OR_TIMING_FLASH)   /* 8 Mbyte until detected */ +#define CFG_BR0_PRELIM	((CFG_FLASH_BASE & BR_BA_MSK) | BR_V ) +#endif + +/* BCSRx - Board Control and Status Registers */ +#define CFG_OR1_REMAP	CFG_OR0_REMAP +#define CFG_OR1_PRELIM	0xffff8110		/* 64Kbyte address space */ +#define CFG_BR1_PRELIM	((BCSR_ADDR) | BR_V ) + +/* + * Internal Definitions + * + * Boot Flags + */ +#define	BOOTFLAG_COLD	0x01		/* Normal Power-On: Boot from FLASH	*/ +#define BOOTFLAG_WARM	0x02		/* Software reboot			*/ + +/* values according to the manual */ + +#define PCMCIA_MEM_ADDR		((uint)0xff020000) +#define PCMCIA_MEM_SIZE		((uint)(64 * 1024)) + +#define	BCSR0			((uint) (BCSR_ADDR + 00)) +#define	BCSR1			((uint) (BCSR_ADDR + 0x04)) +#define	BCSR2			((uint) (BCSR_ADDR + 0x08)) +#define	BCSR3			((uint) (BCSR_ADDR + 0x0c)) +#define	BCSR4			((uint) (BCSR_ADDR + 0x10)) + +/* FADS bitvalues by Helmut Buchsbaum + * see MPC8xxADS User's Manual for a proper description + * of the following structures + */ + +#define BCSR0_ERB       ((uint)0x80000000) +#define BCSR0_IP        ((uint)0x40000000) +#define BCSR0_BDIS      ((uint)0x10000000) +#define BCSR0_BPS_MASK  ((uint)0x0C000000) +#define BCSR0_ISB_MASK  ((uint)0x01800000) +#define BCSR0_DBGC_MASK ((uint)0x00600000) +#define BCSR0_DBPC_MASK ((uint)0x00180000) +#define BCSR0_EBDF_MASK ((uint)0x00060000) + +#define BCSR1_FLASH_EN           ((uint)0x80000000) +#define BCSR1_DRAM_EN            ((uint)0x40000000) +#define BCSR1_ETHEN              ((uint)0x20000000) +#define BCSR1_IRDEN              ((uint)0x10000000) +#define BCSR1_FLASH_CFG_EN       ((uint)0x08000000) +#define BCSR1_CNT_REG_EN_PROTECT ((uint)0x04000000) +#define BCSR1_BCSR_EN            ((uint)0x02000000) +#define BCSR1_RS232EN_1          ((uint)0x01000000) +#define BCSR1_PCCEN              ((uint)0x00800000) +#define BCSR1_PCCVCC0            ((uint)0x00400000) +#define BCSR1_PCCVPP_MASK        ((uint)0x00300000) +#define BCSR1_DRAM_HALF_WORD     ((uint)0x00080000) +#define BCSR1_RS232EN_2          ((uint)0x00040000) +#define BCSR1_SDRAM_EN           ((uint)0x00020000) +#define BCSR1_PCCVCC1            ((uint)0x00010000) + +#define BCSR2_FLASH_PD_MASK      ((uint)0xF0000000) +#define BCSR2_DRAM_PD_MASK       ((uint)0x07800000) +#define BCSR2_DRAM_PD_SHIFT      (23) +#define BCSR2_EXTTOLI_MASK       ((uint)0x00780000) +#define BCSR2_DBREVNR_MASK       ((uint)0x00030000) + +#define BCSR3_DBID_MASK          ((ushort)0x3800) +#define BCSR3_CNT_REG_EN_PROTECT ((ushort)0x0400) +#define BCSR3_BREVNR0            ((ushort)0x0080) +#define BCSR3_FLASH_PD_MASK      ((ushort)0x0070) +#define BCSR3_BREVN1             ((ushort)0x0008) +#define BCSR3_BREVN2_MASK        ((ushort)0x0003) + +#define BCSR4_ETHLOOP            ((uint)0x80000000) +#define BCSR4_TFPLDL             ((uint)0x40000000) +#define BCSR4_TPSQEL             ((uint)0x20000000) +#define BCSR4_SIGNAL_LAMP        ((uint)0x10000000) +#define BCSR4_FETH_EN            ((uint)0x08000000) +#define BCSR4_FETHCFG0           ((uint)0x04000000) +#define BCSR4_FETHFDE            ((uint)0x02000000) +#define BCSR4_FETHCFG1           ((uint)0x00400000) +#define BCSR4_FETHRST            ((uint)0x00200000) + +#define CONFIG_DRAM_50MHZ		1 +#define CONFIG_SDRAM_50MHZ              1 + +/* Interrupt level assignments. +*/ +#define FEC_INTERRUPT	SIU_LEVEL1	/* FEC interrupt */ + +/* We don't use the 8259. +*/ +#define NR_8259_INTS	0 + +/* Machine type +*/ +#define _MACH_8xx (_MACH_fads) + +#define CONFIG_DISK_SPINUP_TIME 1000000 + + +/* PCMCIA configuration */ + +#define PCMCIA_MAX_SLOTS    2 + +#ifdef CONFIG_MPC860 +#define PCMCIA_SLOT_A 1 +#endif +/*#define CFG_PCMCIA_MEM_SIZE     ( 64 << 20) */ +#define CFG_PCMCIA_MEM_ADDR	(0x50000000) +#define CFG_PCMCIA_MEM_SIZE	( 64 << 20 ) +#define CFG_PCMCIA_DMA_ADDR	(0x54000000) +#define CFG_PCMCIA_DMA_SIZE	( 64 << 20 ) +#define CFG_PCMCIA_ATTRB_ADDR	(0x58000000) +#define CFG_PCMCIA_ATTRB_SIZE	( 64 << 20 ) +#define CFG_PCMCIA_IO_ADDR	(0x5C000000) +#define CFG_PCMCIA_IO_SIZE	( 64 << 20 ) +/* we have 8 windows, we take everything up to 60000000 */ + +#define CFG_ATA_IDE0_OFFSET	0x0000 + +#define CFG_ATA_BASE_ADDR	CFG_PCMCIA_MEM_ADDR + +/* Offset for data I/O			*/ +#define CFG_ATA_DATA_OFFSET	(CFG_PCMCIA_MEM_SIZE + 0x320) +/* Offset for normal register accesses	*/ +#define CFG_ATA_REG_OFFSET	(2 * CFG_PCMCIA_MEM_SIZE + 0x320) +/* Offset for alternate registers	*/ +#define CFG_ATA_ALT_OFFSET	0x0000 +/*#define CFG_ATA_ALT_OFFSET	0x0100 */ + + +#endif	/* __CONFIG_H */ diff --git a/include/configs/RPXClassic.h b/include/configs/RPXClassic.h index 959ee1a49..9746b64b0 100644 --- a/include/configs/RPXClassic.h +++ b/include/configs/RPXClassic.h @@ -331,8 +331,7 @@   *   */  /* #define	CFG_DER	0x2002000F */ -/* #define CFG_DER	0 */ -#define	CFG_DER	0x0082000F +#define CFG_DER	0  /*   * Init Memory Controller: diff --git a/include/configs/SPD823TS.h b/include/configs/SPD823TS.h index 51f2c253c..ae4dcc2cc 100644 --- a/include/configs/SPD823TS.h +++ b/include/configs/SPD823TS.h @@ -381,7 +381,7 @@   */  /* periodic timer for refresh */ -#define CFG_MAMR_PTB	204 +#define CFG_MBMR_PTB	204  /* refresh rate 15.6 us (= 64 ms / 4K = 62.4 / quad bursts) for <= 128 MBit	*/  #define CFG_MPTPR_2BK_4K	MPTPR_PTP_DIV16		/* setting for 2 banks	*/ @@ -396,9 +396,9 @@   */  /* 8 column SDRAM */ -#define CFG_MBMR_8COL	((CFG_MAMR_PTB << MAMR_PTB_SHIFT)  | \ -			 MAMR_AMB_TYPE_0 | MAMR_DSB_1_CYCL | MAMR_G0CLB_A11 |	\ -			 MAMR_RLFB_1X	 | MAMR_WLFB_1X	   | MAMR_TLFB_4X) +#define CFG_MBMR_8COL	((CFG_MBMR_PTB << MBMR_PTB_SHIFT)  | \ +			 MBMR_AMB_TYPE_0 | MBMR_DSB_1_CYCL | MBMR_G0CLB_A11 |	\ +			 MBMR_RLFB_1X	 | MBMR_WLFB_1X	   | MBMR_TLFB_4X)  /*   * Internal Definitions diff --git a/include/configs/pcu_e.h b/include/configs/pcu_e.h index 42877a70f..31f1e56b0 100644 --- a/include/configs/pcu_e.h +++ b/include/configs/pcu_e.h @@ -518,11 +518,11 @@  #define CFG_MAMR_PTA	0x30	/* = 48 */  #define CFG_MAMR	( (CFG_MAMR_PTA << MAMR_PTA_SHIFT) | \ -			  MAMR_AMB_TYPE_1	| \ -			  MAMR_G0CLB_A10	| \ -			  MAMR_RLFB_1X		| \ -			  MAMR_WLFB_1X		| \ -			  MAMR_TLFB_8X		) +			  MAMR_AMA_TYPE_1	| \ +			  MAMR_G0CLA_A10	| \ +			  MAMR_RLFA_1X		| \ +			  MAMR_WLFA_1X		| \ +			  MAMR_TLFA_8X		)  /*   * Internal Definitions diff --git a/include/configs/v37.h b/include/configs/v37.h index 6696985bf..45bc353ad 100644 --- a/include/configs/v37.h +++ b/include/configs/v37.h @@ -296,8 +296,7 @@   *-----------------------------------------------------------------------   *   */ -#define	CFG_DER	0x0082000F -/*#define CFG_DER	0*/ +#define CFG_DER	0  /*   * Init Memory Controller: diff --git a/include/mpc8xx.h b/include/mpc8xx.h index 1a65f10ca..e74d146fb 100644 --- a/include/mpc8xx.h +++ b/include/mpc8xx.h @@ -12,7 +12,7 @@   *   * This program is distributed in the hope that it will be useful,   * but WITHOUT ANY WARRANTY; without even the implied warranty of - * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.	 See the   * GNU General Public License for more details.   *   * You should have received a copy of the GNU General Public License @@ -121,8 +121,8 @@   * RSR - Reset Status Register						 5-4   */  #define RSR_JTRS	0x01000000	/* JTAG Reset Status		*/ -#define RSR_DBSRS	0x02000000	/* Debug Port Soft Reset Status	*/ -#define RSR_DBHRS	0x04000000	/* Debug Port Hard Reset Status	*/ +#define RSR_DBSRS	0x02000000	/* Debug Port Soft Reset Status */ +#define RSR_DBHRS	0x04000000	/* Debug Port Hard Reset Status */  #define RSR_CSRS	0x08000000	/* Check Stop Reset Status	*/  #define RSR_SWRS	0x10000000	/* Software Watchdog Reset Status*/  #define RSR_LLRS	0x20000000	/* Loss-of-Lock Reset Status	*/ @@ -134,21 +134,42 @@  /*-----------------------------------------------------------------------   * PLPRCR - PLL, Low-Power, and Reset Control Register			15-30   */ -#define PLPRCR_MF_MSK	0xFFF00000	/* Multiplication factor bits		*/ +#ifdef CONFIG_MPC866_et_al +#define PLPRCR_MF_MSK	0xffff0000	/* Multiplication factor bits		*/ +#define PLPRCR_MFN_MSK	0xf8000000	/* Multiplication factor numerator bits */ +#define PLPRCR_MFN_SHIFT 0x0000001b	/* Multiplication factor numerator shift*/ +#define PLPRCR_MFD_MSK	0x03c00000	/* Multiplication factor denominator bits */ +#define PLPRCR_MFD_SHIFT 0x00000017	/* Multiplication factor denominator shift*/ +#define PLPRCR_S_MSK	0x00300000	/* Multiplication factor integer bits */ +#define PLPRCR_S_SHIFT	0x00000014	/* Multiplication factor integer shift*/ +#define PLPRCR_MFI_MSK	0x000f0000	/* Multiplication factor integer bits */ +#define PLPRCR_MFI_SHIFT 0x00000010	/* Multiplication factor integer shift*/ +#else +#define PLPRCR_MF_MSK	0xfff00000	/* Multiplication factor bits		*/  #define PLPRCR_MF_SHIFT 0x00000014	/* Multiplication factor shift value	*/ +#endif  #define PLPRCR_SPLSS	0x00008000	/* SPLL Lock Status Sticky bit		*/  #define PLPRCR_TEXPS	0x00004000	/* TEXP Status				*/ +#ifndef CONFIG_MPC866_et_al  #define PLPRCR_TMIST	0x00001000	/* Timers Interrupt Status		*/ +#endif  #define PLPRCR_CSRC	0x00000400	/* Clock Source				*/ +#ifndef CONFIG_MPC866_et_al  #define PLPRCR_LPM_MSK	0x00000300	/* Low Power Mode mask			*/  #define PLPRCR_LPM_NORMAL 0x00000000	/* normal power management mode		*/  #define PLPRCR_LPM_DOZE	  0x00000100	/* doze power management mode		*/  #define PLPRCR_LPM_SLEEP  0x00000200	/* sleep power management mode		*/  #define PLPRCR_LPM_DEEP_SLEEP 0x00000300 /* deep sleep power mgt mode		*/  #define PLPRCR_LPM_DOWN	  0x00000300	/* down power management mode		*/ +#endif  #define PLPRCR_CSR	0x00000080	/* CheskStop Reset value		*/  #define PLPRCR_LOLRE	0x00000040	/* Loss Of Lock Reset Enable		*/  #define PLPRCR_FIOPD	0x00000020	/* Force I/O Pull Down			*/ +#ifdef CONFIG_MPC866_et_al +#define PLPRCR_PDF_MSK	0x0000001e	/* Predivision Factor bits		*/ +#define PLPRCR_PDF_SHIFT 0x00000001	/* Predivision Factor shift value	*/ +#define PLPRCR_DBRMO	0x00000001	/* DPLL BRM Order bit			*/ +#endif  /*-----------------------------------------------------------------------   * SCCR - System Clock and reset Control Register			15-27 @@ -261,8 +282,8 @@   * MCR - Memory Command Register   */  #define MCR_OP_WRITE	0x00000000	/* WRITE command			*/ -#define MCR_OP_READ	0x40000000	/* READ  command			*/ -#define MCR_OP_RUN	0x80000000	/* RUN   command			*/ +#define MCR_OP_READ	0x40000000	/* READ	 command			*/ +#define MCR_OP_RUN	0x80000000	/* RUN	 command			*/  #define MCR_UPM_A	0x00000000	/* Select UPM A				*/  #define MCR_UPM_B	0x00800000	/* Select UPM B				*/  #define MCR_MB_CS0	0x00000000	/* Use Chip Select /CS0			*/ @@ -359,138 +380,138 @@  /*-----------------------------------------------------------------------   * Machine B Mode Register						16-13   */ -#define MAMR_PTB_MSK	0xFF000000	/* Periodic Timer B period mask		*/ -#define MAMR_PTB_SHIFT	0x00000018	/* Periodic Timer B period shift	*/ -#define MAMR_PTBE	0x00800000	/* Periodic Timer B Enable		*/ -#define MAMR_AMB_MSK	0x00700000	/* Addess Multiplex size B		*/ -#define MAMR_AMB_TYPE_0 0x00000000	/* Addess Multiplexing Type 0		*/ -#define MAMR_AMB_TYPE_1 0x00100000	/* Addess Multiplexing Type 1		*/ -#define MAMR_AMB_TYPE_2 0x00200000	/* Addess Multiplexing Type 2		*/ -#define MAMR_AMB_TYPE_3 0x00300000	/* Addess Multiplexing Type 3		*/ -#define MAMR_AMB_TYPE_4 0x00400000	/* Addess Multiplexing Type 4		*/ -#define MAMR_AMB_TYPE_5 0x00500000	/* Addess Multiplexing Type 5		*/ -#define MAMR_DSB_MSK	0x00060000	/* Disable Timer period mask		*/ -#define MAMR_DSB_1_CYCL 0x00000000	/* 1 cycle Disable Period		*/ -#define MAMR_DSB_2_CYCL 0x00020000	/* 2 cycle Disable Period		*/ -#define MAMR_DSB_3_CYCL 0x00040000	/* 3 cycle Disable Period		*/ -#define MAMR_DSB_4_CYCL 0x00060000	/* 4 cycle Disable Period		*/ -#define MAMR_G0CLB_MSK	0x0000E000	/* General Line 0 Control B		*/ -#define MAMR_G0CLB_A12	0x00000000	/* General Line 0 : A12			*/ -#define MAMR_G0CLB_A11	0x00002000	/* General Line 0 : A11			*/ -#define MAMR_G0CLB_A10	0x00004000	/* General Line 0 : A10			*/ -#define MAMR_G0CLB_A9	0x00006000	/* General Line 0 : A9			*/ -#define MAMR_G0CLB_A8	0x00008000	/* General Line 0 : A8			*/ -#define MAMR_G0CLB_A7	0x0000A000	/* General Line 0 : A7			*/ -#define MAMR_G0CLB_A6	0x0000C000	/* General Line 0 : A6			*/ -#define MAMR_G0CLB_A5	0x0000E000	/* General Line 0 : A5			*/ -#define MAMR_GPL_B4DIS	0x00001000	/* GPL_B4 ouput line Disable		*/ -#define MAMR_RLFB_MSK	0x00000F00	/* Read Loop Field B mask		*/ -#define MAMR_RLFB_1X	0x00000100	/* The Read Loop is executed 1 time	*/ -#define MAMR_RLFB_2X	0x00000200	/* The Read Loop is executed 2 times	*/ -#define MAMR_RLFB_3X	0x00000300	/* The Read Loop is executed 3 times	*/ -#define MAMR_RLFB_4X	0x00000400	/* The Read Loop is executed 4 times	*/ -#define MAMR_RLFB_5X	0x00000500	/* The Read Loop is executed 5 times	*/ -#define MAMR_RLFB_6X	0x00000600	/* The Read Loop is executed 6 times	*/ -#define MAMR_RLFB_7X	0x00000700	/* The Read Loop is executed 7 times	*/ -#define MAMR_RLFB_8X	0x00000800	/* The Read Loop is executed 8 times	*/ -#define MAMR_RLFB_9X	0x00000900	/* The Read Loop is executed 9 times	*/ -#define MAMR_RLFB_10X	0x00000A00	/* The Read Loop is executed 10 times	*/ -#define MAMR_RLFB_11X	0x00000B00	/* The Read Loop is executed 11 times	*/ -#define MAMR_RLFB_12X	0x00000C00	/* The Read Loop is executed 12 times	*/ -#define MAMR_RLFB_13X	0x00000D00	/* The Read Loop is executed 13 times	*/ -#define MAMR_RLFB_14X	0x00000E00	/* The Read Loop is executed 14 times	*/ -#define MAMR_RLFB_15X	0x00000f00	/* The Read Loop is executed 15 times	*/ -#define MAMR_RLFB_16X	0x00000000	/* The Read Loop is executed 16 times	*/ -#define MAMR_WLFB_MSK	0x000000F0	/* Write Loop Field B mask		*/ -#define MAMR_WLFB_1X	0x00000010	/* The Write Loop is executed 1 time	*/ -#define MAMR_WLFB_2X	0x00000020	/* The Write Loop is executed 2 times	*/ -#define MAMR_WLFB_3X	0x00000030	/* The Write Loop is executed 3 times	*/ -#define MAMR_WLFB_4X	0x00000040	/* The Write Loop is executed 4 times	*/ -#define MAMR_WLFB_5X	0x00000050	/* The Write Loop is executed 5 times	*/ -#define MAMR_WLFB_6X	0x00000060	/* The Write Loop is executed 6 times	*/ -#define MAMR_WLFB_7X	0x00000070	/* The Write Loop is executed 7 times	*/ -#define MAMR_WLFB_8X	0x00000080	/* The Write Loop is executed 8 times	*/ -#define MAMR_WLFB_9X	0x00000090	/* The Write Loop is executed 9 times	*/ -#define MAMR_WLFB_10X	0x000000A0	/* The Write Loop is executed 10 times	*/ -#define MAMR_WLFB_11X	0x000000B0	/* The Write Loop is executed 11 times	*/ -#define MAMR_WLFB_12X	0x000000C0	/* The Write Loop is executed 12 times	*/ -#define MAMR_WLFB_13X	0x000000D0	/* The Write Loop is executed 13 times	*/ -#define MAMR_WLFB_14X	0x000000E0	/* The Write Loop is executed 14 times	*/ -#define MAMR_WLFB_15X	0x000000F0	/* The Write Loop is executed 15 times	*/ -#define MAMR_WLFB_16X	0x00000000	/* The Write Loop is executed 16 times	*/ -#define MAMR_TLFB_MSK	0x0000000F	/* Timer Loop Field B mask		*/ -#define MAMR_TLFB_1X	0x00000001	/* The Timer Loop is executed 1 time	*/ -#define MAMR_TLFB_2X	0x00000002	/* The Timer Loop is executed 2 times	*/ -#define MAMR_TLFB_3X	0x00000003	/* The Timer Loop is executed 3 times	*/ -#define MAMR_TLFB_4X	0x00000004	/* The Timer Loop is executed 4 times	*/ -#define MAMR_TLFB_5X	0x00000005	/* The Timer Loop is executed 5 times	*/ -#define MAMR_TLFB_6X	0x00000006	/* The Timer Loop is executed 6 times	*/ -#define MAMR_TLFB_7X	0x00000007	/* The Timer Loop is executed 7 times	*/ -#define MAMR_TLFB_8X	0x00000008	/* The Timer Loop is executed 8 times	*/ -#define MAMR_TLFB_9X	0x00000009	/* The Timer Loop is executed 9 times	*/ -#define MAMR_TLFB_10X	0x0000000A	/* The Timer Loop is executed 10 times	*/ -#define MAMR_TLFB_11X	0x0000000B	/* The Timer Loop is executed 11 times	*/ -#define MAMR_TLFB_12X	0x0000000C	/* The Timer Loop is executed 12 times	*/ -#define MAMR_TLFB_13X	0x0000000D	/* The Timer Loop is executed 13 times	*/ -#define MAMR_TLFB_14X	0x0000000E	/* The Timer Loop is executed 14 times	*/ -#define MAMR_TLFB_15X	0x0000000F	/* The Timer Loop is executed 15 times	*/ -#define MAMR_TLFB_16X	0x00000000	/* The Timer Loop is executed 16 times	*/ +#define MBMR_PTB_MSK	0xFF000000	/* Periodic Timer B period mask		*/ +#define MBMR_PTB_SHIFT	0x00000018	/* Periodic Timer B period shift	*/ +#define MBMR_PTBE	0x00800000	/* Periodic Timer B Enable		*/ +#define MBMR_AMB_MSK	0x00700000	/* Addess Multiplex size B		*/ +#define MBMR_AMB_TYPE_0 0x00000000	/* Addess Multiplexing Type 0		*/ +#define MBMR_AMB_TYPE_1 0x00100000	/* Addess Multiplexing Type 1		*/ +#define MBMR_AMB_TYPE_2 0x00200000	/* Addess Multiplexing Type 2		*/ +#define MBMR_AMB_TYPE_3 0x00300000	/* Addess Multiplexing Type 3		*/ +#define MBMR_AMB_TYPE_4 0x00400000	/* Addess Multiplexing Type 4		*/ +#define MBMR_AMB_TYPE_5 0x00500000	/* Addess Multiplexing Type 5		*/ +#define MBMR_DSB_MSK	0x00060000	/* Disable Timer period mask		*/ +#define MBMR_DSB_1_CYCL 0x00000000	/* 1 cycle Disable Period		*/ +#define MBMR_DSB_2_CYCL 0x00020000	/* 2 cycle Disable Period		*/ +#define MBMR_DSB_3_CYCL 0x00040000	/* 3 cycle Disable Period		*/ +#define MBMR_DSB_4_CYCL 0x00060000	/* 4 cycle Disable Period		*/ +#define MBMR_G0CLB_MSK	0x0000E000	/* General Line 0 Control B		*/ +#define MBMR_G0CLB_A12	0x00000000	/* General Line 0 : A12			*/ +#define MBMR_G0CLB_A11	0x00002000	/* General Line 0 : A11			*/ +#define MBMR_G0CLB_A10	0x00004000	/* General Line 0 : A10			*/ +#define MBMR_G0CLB_A9	0x00006000	/* General Line 0 : A9			*/ +#define MBMR_G0CLB_A8	0x00008000	/* General Line 0 : A8			*/ +#define MBMR_G0CLB_A7	0x0000A000	/* General Line 0 : A7			*/ +#define MBMR_G0CLB_A6	0x0000C000	/* General Line 0 : A6			*/ +#define MBMR_G0CLB_A5	0x0000E000	/* General Line 0 : A5			*/ +#define MBMR_GPL_B4DIS	0x00001000	/* GPL_B4 ouput line Disable		*/ +#define MBMR_RLFB_MSK	0x00000F00	/* Read Loop Field B mask		*/ +#define MBMR_RLFB_1X	0x00000100	/* The Read Loop is executed 1 time	*/ +#define MBMR_RLFB_2X	0x00000200	/* The Read Loop is executed 2 times	*/ +#define MBMR_RLFB_3X	0x00000300	/* The Read Loop is executed 3 times	*/ +#define MBMR_RLFB_4X	0x00000400	/* The Read Loop is executed 4 times	*/ +#define MBMR_RLFB_5X	0x00000500	/* The Read Loop is executed 5 times	*/ +#define MBMR_RLFB_6X	0x00000600	/* The Read Loop is executed 6 times	*/ +#define MBMR_RLFB_7X	0x00000700	/* The Read Loop is executed 7 times	*/ +#define MBMR_RLFB_8X	0x00000800	/* The Read Loop is executed 8 times	*/ +#define MBMR_RLFB_9X	0x00000900	/* The Read Loop is executed 9 times	*/ +#define MBMR_RLFB_10X	0x00000A00	/* The Read Loop is executed 10 times	*/ +#define MBMR_RLFB_11X	0x00000B00	/* The Read Loop is executed 11 times	*/ +#define MBMR_RLFB_12X	0x00000C00	/* The Read Loop is executed 12 times	*/ +#define MBMR_RLFB_13X	0x00000D00	/* The Read Loop is executed 13 times	*/ +#define MBMR_RLFB_14X	0x00000E00	/* The Read Loop is executed 14 times	*/ +#define MBMR_RLFB_15X	0x00000f00	/* The Read Loop is executed 15 times	*/ +#define MBMR_RLFB_16X	0x00000000	/* The Read Loop is executed 16 times	*/ +#define MBMR_WLFB_MSK	0x000000F0	/* Write Loop Field B mask		*/ +#define MBMR_WLFB_1X	0x00000010	/* The Write Loop is executed 1 time	*/ +#define MBMR_WLFB_2X	0x00000020	/* The Write Loop is executed 2 times	*/ +#define MBMR_WLFB_3X	0x00000030	/* The Write Loop is executed 3 times	*/ +#define MBMR_WLFB_4X	0x00000040	/* The Write Loop is executed 4 times	*/ +#define MBMR_WLFB_5X	0x00000050	/* The Write Loop is executed 5 times	*/ +#define MBMR_WLFB_6X	0x00000060	/* The Write Loop is executed 6 times	*/ +#define MBMR_WLFB_7X	0x00000070	/* The Write Loop is executed 7 times	*/ +#define MBMR_WLFB_8X	0x00000080	/* The Write Loop is executed 8 times	*/ +#define MBMR_WLFB_9X	0x00000090	/* The Write Loop is executed 9 times	*/ +#define MBMR_WLFB_10X	0x000000A0	/* The Write Loop is executed 10 times	*/ +#define MBMR_WLFB_11X	0x000000B0	/* The Write Loop is executed 11 times	*/ +#define MBMR_WLFB_12X	0x000000C0	/* The Write Loop is executed 12 times	*/ +#define MBMR_WLFB_13X	0x000000D0	/* The Write Loop is executed 13 times	*/ +#define MBMR_WLFB_14X	0x000000E0	/* The Write Loop is executed 14 times	*/ +#define MBMR_WLFB_15X	0x000000F0	/* The Write Loop is executed 15 times	*/ +#define MBMR_WLFB_16X	0x00000000	/* The Write Loop is executed 16 times	*/ +#define MBMR_TLFB_MSK	0x0000000F	/* Timer Loop Field B mask		*/ +#define MBMR_TLFB_1X	0x00000001	/* The Timer Loop is executed 1 time	*/ +#define MBMR_TLFB_2X	0x00000002	/* The Timer Loop is executed 2 times	*/ +#define MBMR_TLFB_3X	0x00000003	/* The Timer Loop is executed 3 times	*/ +#define MBMR_TLFB_4X	0x00000004	/* The Timer Loop is executed 4 times	*/ +#define MBMR_TLFB_5X	0x00000005	/* The Timer Loop is executed 5 times	*/ +#define MBMR_TLFB_6X	0x00000006	/* The Timer Loop is executed 6 times	*/ +#define MBMR_TLFB_7X	0x00000007	/* The Timer Loop is executed 7 times	*/ +#define MBMR_TLFB_8X	0x00000008	/* The Timer Loop is executed 8 times	*/ +#define MBMR_TLFB_9X	0x00000009	/* The Timer Loop is executed 9 times	*/ +#define MBMR_TLFB_10X	0x0000000A	/* The Timer Loop is executed 10 times	*/ +#define MBMR_TLFB_11X	0x0000000B	/* The Timer Loop is executed 11 times	*/ +#define MBMR_TLFB_12X	0x0000000C	/* The Timer Loop is executed 12 times	*/ +#define MBMR_TLFB_13X	0x0000000D	/* The Timer Loop is executed 13 times	*/ +#define MBMR_TLFB_14X	0x0000000E	/* The Timer Loop is executed 14 times	*/ +#define MBMR_TLFB_15X	0x0000000F	/* The Timer Loop is executed 15 times	*/ +#define MBMR_TLFB_16X	0x00000000	/* The Timer Loop is executed 16 times	*/  /*-----------------------------------------------------------------------   * Timer Global Configuration Register					18-8   */  #define TGCR_CAS4	0x8000		/* Cascade Timer 3 and 4	*/  #define TGCR_FRZ4	0x4000		/* Freeze timer 4		*/ -#define TGCR_STP4	0x2000		/* Stop timer   4		*/ -#define TGCR_RST4	0x1000		/* Reset timer  4		*/ +#define TGCR_STP4	0x2000		/* Stop timer	4		*/ +#define TGCR_RST4	0x1000		/* Reset timer	4		*/  #define TGCR_GM2	0x0800		/* Gate Mode for Pin 2		*/  #define TGCR_FRZ3	0x0400		/* Freeze timer 3		*/ -#define TGCR_STP3	0x0200		/* Stop timer   3		*/ -#define TGCR_RST3	0x0100		/* Reset timer  3		*/ +#define TGCR_STP3	0x0200		/* Stop timer	3		*/ +#define TGCR_RST3	0x0100		/* Reset timer	3		*/  #define TGCR_CAS2	0x0080		/* Cascade Timer 1 and 2	*/  #define TGCR_FRZ2	0x0040		/* Freeze timer 2		*/ -#define TGCR_STP2	0x0020		/* Stop timer   2		*/ -#define TGCR_RST2	0x0010		/* Reset timer  2		*/ +#define TGCR_STP2	0x0020		/* Stop timer	2		*/ +#define TGCR_RST2	0x0010		/* Reset timer	2		*/  #define TGCR_GM1	0x0008		/* Gate Mode for Pin 1		*/  #define TGCR_FRZ1	0x0004		/* Freeze timer 1		*/ -#define TGCR_STP1	0x0002		/* Stop timer   1		*/ -#define TGCR_RST1	0x0001		/* Reset timer  1		*/ +#define TGCR_STP1	0x0002		/* Stop timer	1		*/ +#define TGCR_RST1	0x0001		/* Reset timer	1		*/  /*-----------------------------------------------------------------------   * Timer Mode Register							18-9   */ -#define TMR_PS_MSK              0xFF00  /* Prescaler Value 			*/ -#define TMR_PS_SHIFT                 8  /* Prescaler position			*/ -#define TMR_CE_MSK              0x00C0  /* Capture Edge and Enable Interrupt	*/ -#define TMR_CE_INTR_DIS         0x0000  /* Disable Interrupt on capture event 	*/ -#define TMR_CE_RISING           0x0040  /* Capture on Rising TINx edge only 	*/ -#define TMR_CE_FALLING          0x0080  /* Capture on Falling TINx edge only 	*/ -#define TMR_CE_ANY              0x00C0  /* Capture on any TINx edge 		*/ -#define TMR_OM                  0x0020  /* Output Mode 				*/ -#define TMR_ORI                 0x0010  /* Output Reference Interrupt Enable	*/ -#define TMR_FRR                 0x0008  /* Free Run/Restart 			*/ -#define TMR_ICLK_MSK            0x0006  /* Timer Input Clock Source mask 	*/ -#define TMR_ICLK_IN_CAS         0x0000  /* Internally cascaded input 		*/ -#define TMR_ICLK_IN_GEN         0x0002  /* Internal General system clock	*/ -#define TMR_ICLK_IN_GEN_DIV16   0x0004  /* Internal General system clk div 16  	*/ -#define TMR_ICLK_TIN_PIN        0x0006  /* TINx pin 				*/ -#define TMR_GE                  0x0001  /* Gate Enable  			*/ +#define TMR_PS_MSK		0xFF00	/* Prescaler Value			*/ +#define TMR_PS_SHIFT		     8	/* Prescaler position			*/ +#define TMR_CE_MSK		0x00C0	/* Capture Edge and Enable Interrupt	*/ +#define TMR_CE_INTR_DIS		0x0000	/* Disable Interrupt on capture event	*/ +#define TMR_CE_RISING		0x0040	/* Capture on Rising TINx edge only	*/ +#define TMR_CE_FALLING		0x0080	/* Capture on Falling TINx edge only	*/ +#define TMR_CE_ANY		0x00C0	/* Capture on any TINx edge		*/ +#define TMR_OM			0x0020	/* Output Mode				*/ +#define TMR_ORI			0x0010	/* Output Reference Interrupt Enable	*/ +#define TMR_FRR			0x0008	/* Free Run/Restart			*/ +#define TMR_ICLK_MSK		0x0006	/* Timer Input Clock Source mask	*/ +#define TMR_ICLK_IN_CAS		0x0000	/* Internally cascaded input		*/ +#define TMR_ICLK_IN_GEN		0x0002	/* Internal General system clock	*/ +#define TMR_ICLK_IN_GEN_DIV16	0x0004	/* Internal General system clk div 16	*/ +#define TMR_ICLK_TIN_PIN	0x0006	/* TINx pin				*/ +#define TMR_GE			0x0001	/* Gate Enable				*/  /*-----------------------------------------------------------------------   * I2C Controller Registers   */ -#define	I2MOD_REVD		0x20	/* Reverese Data			*/ +#define I2MOD_REVD		0x20	/* Reverese Data			*/  #define I2MOD_GCD		0x10	/* General Call Disable			*/  #define I2MOD_FLT		0x08	/* Clock Filter				*/  #define I2MOD_PDIV32		0x00	/* Pre-Divider 32			*/  #define I2MOD_PDIV16		0x02	/* Pre-Divider 16			*/ -#define I2MOD_PDIV8		0x04	/* Pre-Divider  8			*/ -#define I2MOD_PDIV4		0x06	/* Pre-Divider  4			*/ +#define I2MOD_PDIV8		0x04	/* Pre-Divider	8			*/ +#define I2MOD_PDIV4		0x06	/* Pre-Divider	4			*/  #define I2MOD_EN		0x01	/* Enable				*/ -#define	I2CER_TXE		0x10	/* Tx Error				*/ +#define I2CER_TXE		0x10	/* Tx Error				*/  #define I2CER_BSY		0x04	/* Busy Condition			*/  #define I2CER_TXB		0x02	/* Tx Buffer Transmitted		*/  #define I2CER_RXB		0x01	/* Rx Buffer Received			*/ @@ -514,7 +535,7 @@  /*-----------------------------------------------------------------------   * PCMCIA Interface General Control Register				17-12   */ -#define	PCMCIA_GCRX_CXRESET	0x00000040 +#define PCMCIA_GCRX_CXRESET	0x00000040  #define PCMCIA_GCRX_CXOE	0x00000080  #define PCMCIA_VS1(slot)	(0x80000000 >> (slot << 4)) @@ -539,36 +560,36 @@   *   * Bank Sizes:   */ -#define PCMCIA_BSIZE_1		0x00000000	/* Bank size:   1 Bytes	*/ -#define PCMCIA_BSIZE_2		0x08000000	/* Bank size:   2 Bytes	*/ -#define PCMCIA_BSIZE_4		0x18000000	/* Bank size:   4 Bytes	*/ -#define PCMCIA_BSIZE_8		0x10000000	/* Bank size:   8 Bytes	*/ -#define PCMCIA_BSIZE_16		0x30000000	/* Bank size:  16 Bytes	*/ -#define PCMCIA_BSIZE_32		0x38000000	/* Bank size:  32 Bytes	*/ -#define PCMCIA_BSIZE_64		0x28000000	/* Bank size:  64 Bytes	*/ -#define PCMCIA_BSIZE_128	0x20000000	/* Bank size: 128 Bytes	*/ -#define PCMCIA_BSIZE_256	0x60000000	/* Bank size: 256 Bytes	*/ -#define PCMCIA_BSIZE_512	0x68000000	/* Bank size: 512 Bytes	*/ -#define PCMCIA_BSIZE_1K		0x78000000	/* Bank size:   1 kB	*/ -#define PCMCIA_BSIZE_2K		0x70000000	/* Bank size:   2 kB	*/ -#define PCMCIA_BSIZE_4K		0x50000000	/* Bank size:   4 kB	*/ -#define PCMCIA_BSIZE_8K		0x58000000	/* Bank size:   8 kB	*/ +#define PCMCIA_BSIZE_1		0x00000000	/* Bank size:	1 Bytes */ +#define PCMCIA_BSIZE_2		0x08000000	/* Bank size:	2 Bytes */ +#define PCMCIA_BSIZE_4		0x18000000	/* Bank size:	4 Bytes */ +#define PCMCIA_BSIZE_8		0x10000000	/* Bank size:	8 Bytes */ +#define PCMCIA_BSIZE_16		0x30000000	/* Bank size:  16 Bytes */ +#define PCMCIA_BSIZE_32		0x38000000	/* Bank size:  32 Bytes */ +#define PCMCIA_BSIZE_64		0x28000000	/* Bank size:  64 Bytes */ +#define PCMCIA_BSIZE_128	0x20000000	/* Bank size: 128 Bytes */ +#define PCMCIA_BSIZE_256	0x60000000	/* Bank size: 256 Bytes */ +#define PCMCIA_BSIZE_512	0x68000000	/* Bank size: 512 Bytes */ +#define PCMCIA_BSIZE_1K		0x78000000	/* Bank size:	1 kB	*/ +#define PCMCIA_BSIZE_2K		0x70000000	/* Bank size:	2 kB	*/ +#define PCMCIA_BSIZE_4K		0x50000000	/* Bank size:	4 kB	*/ +#define PCMCIA_BSIZE_8K		0x58000000	/* Bank size:	8 kB	*/  #define PCMCIA_BSIZE_16K	0x48000000	/* Bank size:  16 kB	*/  #define PCMCIA_BSIZE_32K	0x40000000	/* Bank size:  32 kB	*/  #define PCMCIA_BSIZE_64K	0xC0000000	/* Bank size:  64 kB	*/  #define PCMCIA_BSIZE_128K	0xC8000000	/* Bank size: 128 kB	*/  #define PCMCIA_BSIZE_256K	0xD8000000	/* Bank size: 256 kB	*/  #define PCMCIA_BSIZE_512K	0xD0000000	/* Bank size: 512 kB	*/ -#define PCMCIA_BSIZE_1M		0xF0000000	/* Bank size:   1 MB	*/ -#define PCMCIA_BSIZE_2M		0xF8000000	/* Bank size:   2 MB	*/ -#define PCMCIA_BSIZE_4M		0xE8000000	/* Bank size:   4 MB	*/ -#define PCMCIA_BSIZE_8M		0xE0000000	/* Bank size:   8 MB	*/ +#define PCMCIA_BSIZE_1M		0xF0000000	/* Bank size:	1 MB	*/ +#define PCMCIA_BSIZE_2M		0xF8000000	/* Bank size:	2 MB	*/ +#define PCMCIA_BSIZE_4M		0xE8000000	/* Bank size:	4 MB	*/ +#define PCMCIA_BSIZE_8M		0xE0000000	/* Bank size:	8 MB	*/  #define PCMCIA_BSIZE_16M	0xA0000000	/* Bank size:  16 MB	*/  #define PCMCIA_BSIZE_32M	0xA8000000	/* Bank size:  32 MB	*/  #define PCMCIA_BSIZE_64M	0xB8000000	/* Bank size:  64 MB	*/  /* PCMCIA Timing */ -#define PCMCIA_SHT(t)	((t & 0x0F)<<16)	/* Strobe Hold  Time 	*/ +#define PCMCIA_SHT(t)	((t & 0x0F)<<16)	/* Strobe Hold	Time	*/  #define PCMCIA_SST(t)	((t & 0x0F)<<12)	/* Strobe Setup Time	*/  #define PCMCIA_SL(t) ((t==32) ? 0 : ((t & 0x1F)<<7)) /* Strobe Length	*/ @@ -579,10 +600,10 @@  /* PCMCIA Region Select */  #define PCMCIA_PRS_MEM		0x00000000	/* Common Memory Space	*/  #define PCMCIA_PRS_ATTR		0x00000010	/*     Attribute Space	*/ -#define PCMCIA_PRS_IO		0x00000018	/*           I/O Space	*/ -#define PCMCIA_PRS_DMA		0x00000020	/* DMA, normal transfer	*/ +#define PCMCIA_PRS_IO		0x00000018	/*	     I/O Space	*/ +#define PCMCIA_PRS_DMA		0x00000020	/* DMA, normal transfer */  #define PCMCIA_PRS_DMA_LAST	0x00000028	/* DMA, last transactn	*/ -#define PCMCIA_PRS_CEx		0x00000030	/* A[22:23] ==> CE1,CE2	*/ +#define PCMCIA_PRS_CEx		0x00000030	/* A[22:23] ==> CE1,CE2 */  #define PCMCIA_PSLOT_A		0x00000000	/* Slot A		*/  #define PCMCIA_PSLOT_B		0x00000004	/* Slot B		*/ diff --git a/include/pcmcia.h b/include/pcmcia.h index 1609632be..388b149e0 100644 --- a/include/pcmcia.h +++ b/include/pcmcia.h @@ -43,7 +43,7 @@  #elif defined(CONFIG_ADS)		/* The ADS  board use SLOT_A	*/  # define CONFIG_PCMCIA_SLOT_A  #elif defined(CONFIG_FADS)		/* The FADS series are a mess	*/ -# if defined(CONFIG_MPC860T) || defined(CONFIG_MPC860) || defined(CONFIG_MPC821) +# if defined(CONFIG_MPC86x || defined(CONFIG_MPC821)  #  define CONFIG_PCMCIA_SLOT_A  # else  #  define CONFIG_PCMCIA_SLOT_B diff --git a/include/version.h b/include/version.h index fb7411e3a..e3ce8be3b 100644 --- a/include/version.h +++ b/include/version.h @@ -24,6 +24,6 @@  #ifndef	__VERSION_H__  #define	__VERSION_H__ -#define	U_BOOT_VERSION	"U-Boot 0.4.4" +#define	U_BOOT_VERSION	"U-Boot 0.4.5"  #endif	/* __VERSION_H__ */ |