diff options
Diffstat (limited to 'include/ppc405.h')
| -rw-r--r-- | include/ppc405.h | 543 | 
1 files changed, 543 insertions, 0 deletions
| diff --git a/include/ppc405.h b/include/ppc405.h index e475fa54c..a2503a93d 100644 --- a/include/ppc405.h +++ b/include/ppc405.h @@ -117,6 +117,48 @@  /*-----------------------------------------------------------------------------+  |  Universal interrupt controller interrupts  +-----------------------------------------------------------------------------*/ +#if defined(CONFIG_405EZ) +#define UIC_DMA0	0x80000000	/* DMA chan. 0			*/ +#define UIC_DMA1	0x40000000	/* DMA chan. 1			*/ +#define UIC_DMA2	0x20000000	/* DMA chan. 2			*/ +#define UIC_DMA3	0x10000000	/* DMA chan. 3			*/ +#define UIC_1588	0x08000000	/* IEEE 1588 network synchronization */ +#define UIC_UART0	0x04000000	/* UART 0			*/ +#define UIC_UART1	0x02000000	/* UART 1			*/ +#define UIC_CAN0	0x01000000	/* CAN 0			*/ +#define UIC_CAN1	0x00800000	/* CAN 1			*/ +#define UIC_SPI		0x00400000	/* SPI				*/ +#define UIC_IIC		0x00200000	/* IIC				*/ +#define UIC_CHT0	0x00100000	/* Chameleon timer high pri interrupt */ +#define UIC_CHT1	0x00080000	/* Chameleon timer high pri interrupt */ +#define UIC_USBH1	0x00040000	/* USB Host 1			*/ +#define UIC_USBH2	0x00020000	/* USB Host 2			*/ +#define UIC_USBDEV	0x00010000	/* USB Device			*/ +#define UIC_ENET	0x00008000	/* Ethernet interrupt status 	*/ +#define UIC_ENET1	0x00008000	/* dummy define              	*/ +#define UIC_EMAC_WAKE	0x00004000	/* EMAC wake up			*/ + +#define UIC_MADMAL	0x00002000	/* Logical OR of following MadMAL int */ +#define UIC_MAL_SERR 	0x00002000	/*   MAL SERR			*/ +#define UIC_MAL_TXDE	0x00002000	/*   MAL TXDE			*/ +#define UIC_MAL_RXDE	0x00002000	/*   MAL RXDE			*/ + +#define UIC_MAL_TXEOB	0x00001000	/* MAL TXEOB			*/ +#define UIC_MAL_TXEOB1	0x00000800	/* MAL TXEOB1			*/ +#define UIC_MAL_RXEOB	0x00000400	/* MAL RXEOB			*/ +#define UIC_NAND	0x00000200	/* NAND Flash controller	*/ +#define UIC_ADC		0x00000100	/* ADC				*/ +#define UIC_DAC		0x00000080	/* DAC				*/ +#define UIC_OPB2PLB	0x00000040	/* OPB to PLB bridge interrupt	*/ +#define UIC_RESERVED0	0x00000020	/* Reserved			*/ +#define UIC_EXT0	0x00000010	/* External  interrupt 0	*/ +#define UIC_EXT1	0x00000008	/* External  interrupt 1	*/ +#define UIC_EXT2	0x00000004	/* External  interrupt 2	*/ +#define UIC_EXT3	0x00000002	/* External  interrupt 3	*/ +#define UIC_EXT4	0x00000001	/* External  interrupt 4	*/ + +#else	/* !defined(CONFIG_405EZ) */ +  #define UIC_UART0     0x80000000      /* UART 0                             */  #define UIC_UART1     0x40000000      /* UART 1                             */  #define UIC_IIC       0x20000000      /* IIC                                */ @@ -144,6 +186,7 @@  #define UIC_EXT4      0x00000004      /* External  interrupt 4              */  #define UIC_EXT5      0x00000002      /* External  interrupt 5              */  #define UIC_EXT6      0x00000001      /* External  interrupt 6              */ +#endif	/* defined(CONFIG_405EZ) */  /******************************************************************************   * SDRAM Controller @@ -240,6 +283,7 @@    #define pbesr0      0x21    /* periph bus error status reg 0       */    #define pbesr1      0x22    /* periph bus error status reg 1       */    #define epcr        0x23    /* external periph control reg         */ +#define EBC0_CFG	0x23	/* external bus configuration reg	*/  #ifdef CONFIG_405EP  /****************************************************************************** @@ -495,6 +539,327 @@   */  #define VCO_MIN     500  #define VCO_MAX     1000 +#elif defined(CONFIG_405EZ) +/****************************************************************************** + * SDR Registers + ******************************************************************************/ +#define SDR_DCR_BASE 0x0E +#define sdrcfga (SDR_DCR_BASE+0x0)	/* ADDR */ +#define sdrcfgd (SDR_DCR_BASE+0x1)	/* Data */ + +#define mtsdr(reg, data) mtdcr(sdrcfga,reg);mtdcr(sdrcfgd,data) +#define mfsdr(reg, data) mtdcr(sdrcfga,reg);data = mfdcr(sdrcfgd) + +#define sdrnand0	0x4000 +#define sdrultra0	0x4040 +#define sdrultra1	0x4050 +#define sdricintstat	0x4510 + +#define SDR_NAND0_NDEN		0x80000000 + +#define SDR_ULTRA0_NDGPIOBP	0x80000000 +#define SDR_ULTRA0_CSN_MASK	0x78000000 +#define SDR_ULTRA0_CSNSEL0	0x40000000 +#define SDR_ULTRA0_CSNSEL1	0x20000000 +#define SDR_ULTRA0_CSNSEL2	0x10000000 +#define SDR_ULTRA0_CSNSEL3	0x08000000 + +#define SDR_ULTRA1_LEDNENABLE	0x40000000 + +#define SDR_ICRX_STAT	0x80000000 +#define SDR_ICTX0_STAT	0x40000000 +#define SDR_ICTX1_STAT	0x20000000 + +#define SDR_PINSTP	0x40 + +/****************************************************************************** + * Control + ******************************************************************************/ +#define CNTRL_DCR_BASE 0x0C +#define cprcfga (CNTRL_DCR_BASE+0x0)   /* CPR addr reg     */ +#define cprcfgd (CNTRL_DCR_BASE+0x1)   /* CPR data reg     */ + +/* CPR Registers */ +#define cprclkupd       0x020		/* CPR_CLKUPD */ +#define cprpllc         0x040		/* CPR_PLLC */ +#define cprplld         0x060		/* CPR_PLLD */ +#define cprprimad       0x080		/* CPR_PRIMAD */ +#define cprperd0        0x0e0		/* CPR_PERD0 */ +#define cprperd1        0x0e1		/* CPR_PERD1 */ +#define cprperc0        0x180		/* CPR_PERC0 */ +#define cprmisc0        0x181		/* CPR_MISC0 */ +#define cprmisc1        0x182		/* CPR_MISC1 */ + +/* + * Macro for accessing the indirect CPR register + */ +#define mtcpr(reg, data)  mtdcr(cprcfga,reg);mtdcr(cprcfgd,data) +#define mfcpr(reg, data)  mtdcr(cprcfga,reg);data = mfdcr(cprcfgd) + +#define CPR_CLKUPD_ENPLLCH_EN  0x40000000     /* Enable CPR PLL Changes */ +#define CPR_CLKUPD_ENDVCH_EN   0x20000000     /* Enable CPR Sys. Div. Changes */ +#define CPR_PERD0_SPIDV_MASK   0x000F0000     /* SPI Clock Divider */ + +#define PLLD_FBDV_MASK         0x1F000000     /* PLL feedback divider value */ +#define PLLD_FWDVA_MASK        0x000F0000     /* PLL forward divider A value */ +#define PLLD_FWDVB_MASK        0x00000700     /* PLL forward divider B value */ + +#define PRIMAD_CPUDV_MASK      0x0F000000     /* CPU Clock Divisor Mask */ +#define PRIMAD_PLBDV_MASK      0x000F0000     /* PLB Clock Divisor Mask */ +#define PRIMAD_OPBDV_MASK      0x00000F00     /* OPB Clock Divisor Mask */ +#define PRIMAD_EBCDV_MASK      0x0000000F     /* EBC Clock Divisor Mask */ + +#define PERD0_PWMDV_MASK       0xFF000000     /* PWM Divider Mask */ +#define PERD0_SPIDV_MASK       0x000F0000     /* SPI Divider Mask */ +#define PERD0_U0DV_MASK        0x0000FF00     /* UART 0 Divider Mask */ +#define PERD0_U1DV_MASK        0x000000FF     /* UART 1 Divider Mask */ + +#if 0 /* Deprecated */ +#define CNTRL_DCR_BASE 0x0f0 +#define cpc0_pllmr0   (CNTRL_DCR_BASE+0x0)  /* PLL mode  register 0                */ +#define cpc0_boot     (CNTRL_DCR_BASE+0x1)  /* Clock status register               */ +#define cpc0_epctl    (CNTRL_DCR_BASE+0x3)  /* EMAC to PHY control register        */ +#define cpc0_pllmr1   (CNTRL_DCR_BASE+0x4)  /* PLL mode  register 1                */ +#define cpc0_ucr      (CNTRL_DCR_BASE+0x5)  /* UART control register               */ +#define cpc0_pci      (CNTRL_DCR_BASE+0x9)  /* PCI control register                */ + +#define CPC0_PLLMR0  (CNTRL_DCR_BASE+0x0)  /* PLL mode 0 register          */ +#define CPC0_BOOT    (CNTRL_DCR_BASE+0x1)  /* Chip Clock Status register   */ +#define CPC0_CR1     (CNTRL_DCR_BASE+0x2)  /* Chip Control 1 register      */ +#define CPC0_EPRCSR  (CNTRL_DCR_BASE+0x3)  /* EMAC PHY Rcv Clk Src register*/ +#define CPC0_PLLMR1  (CNTRL_DCR_BASE+0x4)  /* PLL mode 1 register          */ +#define CPC0_UCR     (CNTRL_DCR_BASE+0x5)  /* UART Control register        */ +#define CPC0_SRR     (CNTRL_DCR_BASE+0x6)  /* Soft Reset register          */ +#define CPC0_JTAGID  (CNTRL_DCR_BASE+0x7)  /* JTAG ID register             */ +#define CPC0_SPARE   (CNTRL_DCR_BASE+0x8)  /* Spare DCR                    */ +#define CPC0_PCI     (CNTRL_DCR_BASE+0x9)  /* PCI Control register         */ + +/* Bit definitions */ +#define PLLMR0_CPU_DIV_MASK      0x00300000     /* CPU clock divider */ +#define PLLMR0_CPU_DIV_BYPASS    0x00000000 +#define PLLMR0_CPU_DIV_2         0x00100000 +#define PLLMR0_CPU_DIV_3         0x00200000 +#define PLLMR0_CPU_DIV_4         0x00300000 + +#define PLLMR0_CPU_TO_PLB_MASK   0x00030000     /* CPU:PLB Frequency Divisor */ +#define PLLMR0_CPU_PLB_DIV_1     0x00000000 +#define PLLMR0_CPU_PLB_DIV_2     0x00010000 +#define PLLMR0_CPU_PLB_DIV_3     0x00020000 +#define PLLMR0_CPU_PLB_DIV_4     0x00030000 + +#define PLLMR0_OPB_TO_PLB_MASK   0x00003000     /* OPB:PLB Frequency Divisor */ +#define PLLMR0_OPB_PLB_DIV_1     0x00000000 +#define PLLMR0_OPB_PLB_DIV_2     0x00001000 +#define PLLMR0_OPB_PLB_DIV_3     0x00002000 +#define PLLMR0_OPB_PLB_DIV_4     0x00003000 + +#define PLLMR0_EXB_TO_PLB_MASK   0x00000300     /* External Bus:PLB Divisor  */ +#define PLLMR0_EXB_PLB_DIV_2     0x00000000 +#define PLLMR0_EXB_PLB_DIV_3     0x00000100 +#define PLLMR0_EXB_PLB_DIV_4     0x00000200 +#define PLLMR0_EXB_PLB_DIV_5     0x00000300 + +#define PLLMR0_MAL_TO_PLB_MASK   0x00000030     /* MAL:PLB Divisor  */ +#define PLLMR0_MAL_PLB_DIV_1     0x00000000 +#define PLLMR0_MAL_PLB_DIV_2     0x00000010 +#define PLLMR0_MAL_PLB_DIV_3     0x00000020 +#define PLLMR0_MAL_PLB_DIV_4     0x00000030 + +#define PLLMR0_PCI_TO_PLB_MASK   0x00000003     /* PCI:PLB Frequency Divisor */ +#define PLLMR0_PCI_PLB_DIV_1     0x00000000 +#define PLLMR0_PCI_PLB_DIV_2     0x00000001 +#define PLLMR0_PCI_PLB_DIV_3     0x00000002 +#define PLLMR0_PCI_PLB_DIV_4     0x00000003 + +#define PLLMR1_SSCS_MASK         0x80000000     /* Select system clock source */ +#define PLLMR1_PLLR_MASK         0x40000000     /* PLL reset */ +#define PLLMR1_FBMUL_MASK        0x00F00000     /* PLL feedback multiplier value */ +#define PLLMR1_FBMUL_DIV_16      0x00000000 +#define PLLMR1_FBMUL_DIV_1       0x00100000 +#define PLLMR1_FBMUL_DIV_2       0x00200000 +#define PLLMR1_FBMUL_DIV_3       0x00300000 +#define PLLMR1_FBMUL_DIV_4       0x00400000 +#define PLLMR1_FBMUL_DIV_5       0x00500000 +#define PLLMR1_FBMUL_DIV_6       0x00600000 +#define PLLMR1_FBMUL_DIV_7       0x00700000 +#define PLLMR1_FBMUL_DIV_8       0x00800000 +#define PLLMR1_FBMUL_DIV_9       0x00900000 +#define PLLMR1_FBMUL_DIV_10      0x00A00000 +#define PLLMR1_FBMUL_DIV_11      0x00B00000 +#define PLLMR1_FBMUL_DIV_12      0x00C00000 +#define PLLMR1_FBMUL_DIV_13      0x00D00000 +#define PLLMR1_FBMUL_DIV_14      0x00E00000 +#define PLLMR1_FBMUL_DIV_15      0x00F00000 + +#define PLLMR1_FWDVA_MASK        0x00070000     /* PLL forward divider A value */ +#define PLLMR1_FWDVA_DIV_8       0x00000000 +#define PLLMR1_FWDVA_DIV_7       0x00010000 +#define PLLMR1_FWDVA_DIV_6       0x00020000 +#define PLLMR1_FWDVA_DIV_5       0x00030000 +#define PLLMR1_FWDVA_DIV_4       0x00040000 +#define PLLMR1_FWDVA_DIV_3       0x00050000 +#define PLLMR1_FWDVA_DIV_2       0x00060000 +#define PLLMR1_FWDVA_DIV_1       0x00070000 +#define PLLMR1_FWDVB_MASK        0x00007000     /* PLL forward divider B value */ +#define PLLMR1_TUNING_MASK       0x000003FF     /* PLL tune bits */ + +/* Defines for CPC0_EPRCSR register */ +#define CPC0_EPRCSR_E0NFE          0x80000000 +#define CPC0_EPRCSR_E1NFE          0x40000000 +#define CPC0_EPRCSR_E1RPP          0x00000080 +#define CPC0_EPRCSR_E0RPP          0x00000040 +#define CPC0_EPRCSR_E1ERP          0x00000020 +#define CPC0_EPRCSR_E0ERP          0x00000010 +#define CPC0_EPRCSR_E1PCI          0x00000002 +#define CPC0_EPRCSR_E0PCI          0x00000001 + +/* Defines for CPC0_BOOR Register */ +#define CPC0_BOOT_SEP                      0x00000002 /* serial EEPROM present  */ + +/* Defines for CPC0_PLLMR1 Register fields */ +#define PLL_ACTIVE                 0x80000000 +#define CPC0_PLLMR1_SSCS           0x80000000 +#define PLL_RESET                  0x40000000 +#define CPC0_PLLMR1_PLLR           0x40000000 +    /* Feedback multiplier */ +#define PLL_FBKDIV                 0x00F00000 +#define CPC0_PLLMR1_FBDV           0x00F00000 +#define PLL_FBKDIV_16              0x00000000 +#define PLL_FBKDIV_1               0x00100000 +#define PLL_FBKDIV_2               0x00200000 +#define PLL_FBKDIV_3               0x00300000 +#define PLL_FBKDIV_4               0x00400000 +#define PLL_FBKDIV_5               0x00500000 +#define PLL_FBKDIV_6               0x00600000 +#define PLL_FBKDIV_7               0x00700000 +#define PLL_FBKDIV_8               0x00800000 +#define PLL_FBKDIV_9               0x00900000 +#define PLL_FBKDIV_10              0x00A00000 +#define PLL_FBKDIV_11              0x00B00000 +#define PLL_FBKDIV_12              0x00C00000 +#define PLL_FBKDIV_13              0x00D00000 +#define PLL_FBKDIV_14              0x00E00000 +#define PLL_FBKDIV_15              0x00F00000 +    /* Forward A divisor */ +#define PLL_FWDDIVA                0x00070000 +#define CPC0_PLLMR1_FWDVA          0x00070000 +#define PLL_FWDDIVA_8              0x00000000 +#define PLL_FWDDIVA_7              0x00010000 +#define PLL_FWDDIVA_6              0x00020000 +#define PLL_FWDDIVA_5              0x00030000 +#define PLL_FWDDIVA_4              0x00040000 +#define PLL_FWDDIVA_3              0x00050000 +#define PLL_FWDDIVA_2              0x00060000 +#define PLL_FWDDIVA_1              0x00070000 +    /* Forward B divisor */ +#define PLL_FWDDIVB                0x00007000 +#define CPC0_PLLMR1_FWDVB          0x00007000 +#define PLL_FWDDIVB_8              0x00000000 +#define PLL_FWDDIVB_7              0x00001000 +#define PLL_FWDDIVB_6              0x00002000 +#define PLL_FWDDIVB_5              0x00003000 +#define PLL_FWDDIVB_4              0x00004000 +#define PLL_FWDDIVB_3              0x00005000 +#define PLL_FWDDIVB_2              0x00006000 +#define PLL_FWDDIVB_1              0x00007000 +    /* PLL tune bits */ +#define PLL_TUNE_MASK            0x000003FF +#define PLL_TUNE_2_M_3           0x00000133     /*  2 <= M <= 3               */ +#define PLL_TUNE_4_M_6           0x00000134     /*  3 <  M <= 6               */ +#define PLL_TUNE_7_M_10          0x00000138     /*  6 <  M <= 10              */ +#define PLL_TUNE_11_M_14         0x0000013C     /* 10 <  M <= 14              */ +#define PLL_TUNE_15_M_40         0x0000023E     /* 14 <  M <= 40              */ +#define PLL_TUNE_VCO_LOW         0x00000000     /* 500MHz <= VCO <=  800MHz   */ +#define PLL_TUNE_VCO_HI          0x00000080     /* 800MHz <  VCO <= 1000MHz   */ + +/* Defines for CPC0_PLLMR0 Register fields */ +    /* CPU divisor */ +#define PLL_CPUDIV                 0x00300000 +#define CPC0_PLLMR0_CCDV           0x00300000 +#define PLL_CPUDIV_1               0x00000000 +#define PLL_CPUDIV_2               0x00100000 +#define PLL_CPUDIV_3               0x00200000 +#define PLL_CPUDIV_4               0x00300000 +    /* PLB divisor */ +#define PLL_PLBDIV                 0x00030000 +#define CPC0_PLLMR0_CBDV           0x00030000 +#define PLL_PLBDIV_1               0x00000000 +#define PLL_PLBDIV_2               0x00010000 +#define PLL_PLBDIV_3               0x00020000 +#define PLL_PLBDIV_4               0x00030000 +    /* OPB divisor */ +#define PLL_OPBDIV                 0x00003000 +#define CPC0_PLLMR0_OPDV           0x00003000 +#define PLL_OPBDIV_1               0x00000000 +#define PLL_OPBDIV_2               0x00001000 +#define PLL_OPBDIV_3               0x00002000 +#define PLL_OPBDIV_4               0x00003000 +    /* EBC divisor */ +#define PLL_EXTBUSDIV              0x00000300 +#define CPC0_PLLMR0_EPDV           0x00000300 +#define PLL_EXTBUSDIV_2            0x00000000 +#define PLL_EXTBUSDIV_3            0x00000100 +#define PLL_EXTBUSDIV_4            0x00000200 +#define PLL_EXTBUSDIV_5            0x00000300 +    /* MAL divisor */ +#define PLL_MALDIV                 0x00000030 +#define CPC0_PLLMR0_MPDV           0x00000030 +#define PLL_MALDIV_1               0x00000000 +#define PLL_MALDIV_2               0x00000010 +#define PLL_MALDIV_3               0x00000020 +#define PLL_MALDIV_4               0x00000030 +    /* PCI divisor */ +#define PLL_PCIDIV                 0x00000003 +#define CPC0_PLLMR0_PPFD           0x00000003 +#define PLL_PCIDIV_1               0x00000000 +#define PLL_PCIDIV_2               0x00000001 +#define PLL_PCIDIV_3               0x00000002 +#define PLL_PCIDIV_4               0x00000003 + +/* + *------------------------------------------------------------------------------- + * PLL settings for 266MHz CPU, 133MHz PLB/SDRAM, 66MHz EBC, 33MHz PCI, + * assuming a 33.3MHz input clock to the 405EP. + *------------------------------------------------------------------------------- + */ +#define PLLMR0_266_133_66  (PLL_CPUDIV_1 | PLL_PLBDIV_2 |  \ +			    PLL_OPBDIV_2 | PLL_EXTBUSDIV_2 |  \ +			    PLL_MALDIV_1 | PLL_PCIDIV_4) +#define PLLMR1_266_133_66  (PLL_FBKDIV_8  |  \ +			    PLL_FWDDIVA_3 | PLL_FWDDIVB_3 |  \ +			    PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW) +#define PLLMR0_133_66_66_33  (PLL_CPUDIV_1 | PLL_PLBDIV_1 |  \ +			      PLL_OPBDIV_2 | PLL_EXTBUSDIV_4 |  \ +			      PLL_MALDIV_1 | PLL_PCIDIV_4) +#define PLLMR1_133_66_66_33  (PLL_FBKDIV_4  |  \ +			      PLL_FWDDIVA_6 | PLL_FWDDIVB_6 |  \ +			      PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW) +#define PLLMR0_200_100_50_33 (PLL_CPUDIV_1 | PLL_PLBDIV_2 |  \ +			      PLL_OPBDIV_2 | PLL_EXTBUSDIV_3 |  \ +			      PLL_MALDIV_1 | PLL_PCIDIV_4) +#define PLLMR1_200_100_50_33 (PLL_FBKDIV_6  |  \ +			      PLL_FWDDIVA_4 | PLL_FWDDIVB_4 |  \ +			      PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW) +#define PLLMR0_266_133_66_33 (PLL_CPUDIV_1 | PLL_PLBDIV_2 |  \ +			      PLL_OPBDIV_2 | PLL_EXTBUSDIV_4 |  \ +			      PLL_MALDIV_1 | PLL_PCIDIV_4) +#define PLLMR1_266_133_66_33 (PLL_FBKDIV_8  |  \ +			      PLL_FWDDIVA_3 | PLL_FWDDIVB_3 |  \ +			      PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW) +#define PLLMR0_266_66_33_33 (PLL_CPUDIV_1 | PLL_PLBDIV_4 |  \ +			      PLL_OPBDIV_2 | PLL_EXTBUSDIV_2 |  \ +			      PLL_MALDIV_1 | PLL_PCIDIV_2) +#define PLLMR1_266_66_33_33 (PLL_FBKDIV_8  |  \ +			      PLL_FWDDIVA_3 | PLL_FWDDIVB_3 |  \ +			      PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW) + +/* + * PLL Voltage Controlled Oscillator (VCO) definitions + * Maximum and minimum values (in MHz) for correct PLL operation. + */ +#define VCO_MIN     500 +#define VCO_MAX     1000 +#endif /* #if 0 */  #else /* #ifdef CONFIG_405EP */  /******************************************************************************   * Control @@ -577,6 +942,121 @@  /******************************************************************************   * Memory Access Layer   ******************************************************************************/ +#if defined(CONFIG_405EZ) +#define	MAL_DCR_BASE	0x380 +#define	malmcr		(MAL_DCR_BASE+0x00)	/* MAL Config reg	      */ +#define	malesr		(MAL_DCR_BASE+0x01)	/* Err Status reg (Read/Clear)*/ +#define	malier		(MAL_DCR_BASE+0x02)	/* Interrupt enable reg	      */ +#define	maldbr		(MAL_DCR_BASE+0x03)	/* Mal Debug reg (Read only)  */ +#define	maltxcasr	(MAL_DCR_BASE+0x04)	/* TX Channel active reg (set)*/ +#define	maltxcarr	(MAL_DCR_BASE+0x05)	/* TX Channel active reg (Reset)     */ +#define	maltxeobisr	(MAL_DCR_BASE+0x06)	/* TX End of buffer int status reg   */ +#define	maltxdeir	(MAL_DCR_BASE+0x07)	/* TX Descr. Error Int reg    */ +/*				      0x08-0x0F	   Reserved		      */ +#define	malrxcasr	(MAL_DCR_BASE+0x10)	/* RX Channel active reg (set)*/ +#define	malrxcarr	(MAL_DCR_BASE+0x11)	/* RX Channel active reg (Reset)     */ +#define	malrxeobisr	(MAL_DCR_BASE+0x12)	/* RX End of buffer int status reg   */ +#define	malrxdeir	(MAL_DCR_BASE+0x13)	/* RX Descr. Error Int reg  */ +/*				      0x14-0x1F	   Reserved		    */ +#define	maltxctp0r	(MAL_DCR_BASE+0x20)  /* TX 0 Channel table ptr reg  */ +#define	maltxctp1r	(MAL_DCR_BASE+0x21)  /* TX 1 Channel table ptr reg  */ +#define	maltxctp2r	(MAL_DCR_BASE+0x22)  /* TX 2 Channel table ptr reg  */ +#define	maltxctp3r	(MAL_DCR_BASE+0x23)  /* TX 3 Channel table ptr reg  */ +#define	maltxctp4r	(MAL_DCR_BASE+0x24)  /* TX 4 Channel table ptr reg  */ +#define	maltxctp5r	(MAL_DCR_BASE+0x25)  /* TX 5 Channel table ptr reg  */ +#define	maltxctp6r	(MAL_DCR_BASE+0x26)  /* TX 6 Channel table ptr reg  */ +#define	maltxctp7r	(MAL_DCR_BASE+0x27)  /* TX 7 Channel table ptr reg  */ +#define	maltxctp8r	(MAL_DCR_BASE+0x28)  /* TX 8 Channel table ptr reg  */ +#define	maltxctp9r	(MAL_DCR_BASE+0x29)  /* TX 9 Channel table ptr reg  */ +#define	maltxctp10r	(MAL_DCR_BASE+0x2A)  /* TX 10 Channel table ptr reg */ +#define	maltxctp11r	(MAL_DCR_BASE+0x2B)  /* TX 11 Channel table ptr reg */ +#define	maltxctp12r	(MAL_DCR_BASE+0x2C)  /* TX 12 Channel table ptr reg */ +#define	maltxctp13r	(MAL_DCR_BASE+0x2D)  /* TX 13 Channel table ptr reg */ +#define	maltxctp14r	(MAL_DCR_BASE+0x2E)  /* TX 14 Channel table ptr reg */ +#define	maltxctp15r	(MAL_DCR_BASE+0x2F)  /* TX 15 Channel table ptr reg */ +#define	maltxctp16r	(MAL_DCR_BASE+0x30)  /* TX 16 Channel table ptr reg */ +#define	maltxctp17r	(MAL_DCR_BASE+0x31)  /* TX 17 Channel table ptr reg */ +#define	maltxctp18r	(MAL_DCR_BASE+0x32)  /* TX 18 Channel table ptr reg */ +#define	maltxctp19r	(MAL_DCR_BASE+0x33)  /* TX 19 Channel table ptr reg */ +#define	maltxctp20r	(MAL_DCR_BASE+0x34)  /* TX 20 Channel table ptr reg */ +#define	maltxctp21r	(MAL_DCR_BASE+0x35)  /* TX 21 Channel table ptr reg */ +#define	maltxctp22r	(MAL_DCR_BASE+0x36)  /* TX 22 Channel table ptr reg */ +#define	maltxctp23r	(MAL_DCR_BASE+0x37)  /* TX 23 Channel table ptr reg */ +#define	maltxctp24r	(MAL_DCR_BASE+0x38)  /* TX 24 Channel table ptr reg */ +#define	maltxctp25r	(MAL_DCR_BASE+0x39)  /* TX 25 Channel table ptr reg */ +#define	maltxctp26r	(MAL_DCR_BASE+0x3A)  /* TX 26 Channel table ptr reg */ +#define	maltxctp27r	(MAL_DCR_BASE+0x3B)  /* TX 27 Channel table ptr reg */ +#define	maltxctp28r	(MAL_DCR_BASE+0x3C)  /* TX 28 Channel table ptr reg */ +#define	maltxctp29r	(MAL_DCR_BASE+0x3D)  /* TX 29 Channel table ptr reg */ +#define	maltxctp30r	(MAL_DCR_BASE+0x3E)  /* TX 30 Channel table ptr reg */ +#define	maltxctp31r	(MAL_DCR_BASE+0x3F)  /* TX 31 Channel table ptr reg */ +#define	malrxctp0r	(MAL_DCR_BASE+0x40)  /* RX 0 Channel table ptr reg  */ +#define	malrxctp1r	(MAL_DCR_BASE+0x41)  /* RX 1 Channel table ptr reg  */ +#define	malrxctp2r	(MAL_DCR_BASE+0x42)  /* RX 2 Channel table ptr reg  */ +#define	malrxctp3r	(MAL_DCR_BASE+0x43)  /* RX 3 Channel table ptr reg  */ +#define	malrxctp4r	(MAL_DCR_BASE+0x44)  /* RX 4 Channel table ptr reg  */ +#define	malrxctp5r	(MAL_DCR_BASE+0x45)  /* RX 5 Channel table ptr reg  */ +#define	malrxctp6r	(MAL_DCR_BASE+0x46)  /* RX 6 Channel table ptr reg  */ +#define	malrxctp7r	(MAL_DCR_BASE+0x47)  /* RX 7 Channel table ptr reg  */ +#define	malrxctp8r	(MAL_DCR_BASE+0x48)  /* RX 8 Channel table ptr reg  */ +#define	malrxctp9r	(MAL_DCR_BASE+0x49)  /* RX 9 Channel table ptr reg  */ +#define	malrxctp10r	(MAL_DCR_BASE+0x4A)  /* RX 10 Channel table ptr reg */ +#define	malrxctp11r	(MAL_DCR_BASE+0x4B)  /* RX 11 Channel table ptr reg */ +#define	malrxctp12r	(MAL_DCR_BASE+0x4C)  /* RX 12 Channel table ptr reg */ +#define	malrxctp13r	(MAL_DCR_BASE+0x4D)  /* RX 13 Channel table ptr reg */ +#define	malrxctp14r	(MAL_DCR_BASE+0x4E)  /* RX 14 Channel table ptr reg */ +#define	malrxctp15r	(MAL_DCR_BASE+0x4F)  /* RX 15 Channel table ptr reg */ +#define	malrxctp16r	(MAL_DCR_BASE+0x50)  /* RX 16 Channel table ptr reg */ +#define	malrxctp17r	(MAL_DCR_BASE+0x51)  /* RX 17 Channel table ptr reg */ +#define	malrxctp18r	(MAL_DCR_BASE+0x52)  /* RX 18 Channel table ptr reg */ +#define	malrxctp19r	(MAL_DCR_BASE+0x53)  /* RX 19 Channel table ptr reg */ +#define	malrxctp20r	(MAL_DCR_BASE+0x54)  /* RX 20 Channel table ptr reg */ +#define	malrxctp21r	(MAL_DCR_BASE+0x55)  /* RX 21 Channel table ptr reg */ +#define	malrxctp22r	(MAL_DCR_BASE+0x56)  /* RX 22 Channel table ptr reg */ +#define	malrxctp23r	(MAL_DCR_BASE+0x57)  /* RX 23 Channel table ptr reg */ +#define	malrxctp24r	(MAL_DCR_BASE+0x58)  /* RX 24 Channel table ptr reg */ +#define	malrxctp25r	(MAL_DCR_BASE+0x59)  /* RX 25 Channel table ptr reg */ +#define	malrxctp26r	(MAL_DCR_BASE+0x5A)  /* RX 26 Channel table ptr reg */ +#define	malrxctp27r	(MAL_DCR_BASE+0x5B)  /* RX 27 Channel table ptr reg */ +#define	malrxctp28r	(MAL_DCR_BASE+0x5C)  /* RX 28 Channel table ptr reg */ +#define	malrxctp29r	(MAL_DCR_BASE+0x5D)  /* RX 29 Channel table ptr reg */ +#define	malrxctp30r	(MAL_DCR_BASE+0x5E)  /* RX 30 Channel table ptr reg */ +#define	malrxctp31r	(MAL_DCR_BASE+0x5F)  /* RX 31 Channel table ptr reg */ +#define	malrcbs0	(MAL_DCR_BASE+0x60)  /* RX 0 Channel buffer size reg */ +#define	malrcbs1	(MAL_DCR_BASE+0x61)  /* RX 1 Channel buffer size reg */ +#define	malrcbs2	(MAL_DCR_BASE+0x62)  /* RX 2 Channel buffer size reg */ +#define	malrcbs3	(MAL_DCR_BASE+0x63)  /* RX 3 Channel buffer size reg */ +#define	malrcbs4	(MAL_DCR_BASE+0x64)  /* RX 4 Channel buffer size reg */ +#define	malrcbs5	(MAL_DCR_BASE+0x65)  /* RX 5 Channel buffer size reg */ +#define	malrcbs6	(MAL_DCR_BASE+0x66)  /* RX 6 Channel buffer size reg */ +#define	malrcbs7	(MAL_DCR_BASE+0x67)  /* RX 7 Channel buffer size reg */ +#define	malrcbs8	(MAL_DCR_BASE+0x68)  /* RX 8 Channel buffer size reg */ +#define	malrcbs9	(MAL_DCR_BASE+0x69)  /* RX 9 Channel buffer size reg */ +#define	malrcbs10	(MAL_DCR_BASE+0x6A)  /* RX 10 Channel buffer size reg */ +#define	malrcbs11	(MAL_DCR_BASE+0x6B)  /* RX 11 Channel buffer size reg */ +#define	malrcbs12	(MAL_DCR_BASE+0x6C)  /* RX 12 Channel buffer size reg */ +#define	malrcbs13	(MAL_DCR_BASE+0x6D)  /* RX 13 Channel buffer size reg */ +#define	malrcbs14	(MAL_DCR_BASE+0x6E)  /* RX 14 Channel buffer size reg */ +#define	malrcbs15	(MAL_DCR_BASE+0x6F)  /* RX 15 Channel buffer size reg */ +#define	malrcbs16	(MAL_DCR_BASE+0x70)  /* RX 16 Channel buffer size reg */ +#define	malrcbs17	(MAL_DCR_BASE+0x71)  /* RX 17 Channel buffer size reg */ +#define	malrcbs18	(MAL_DCR_BASE+0x72)  /* RX 18 Channel buffer size reg */ +#define	malrcbs19	(MAL_DCR_BASE+0x73)  /* RX 19 Channel buffer size reg */ +#define	malrcbs20	(MAL_DCR_BASE+0x74)  /* RX 20 Channel buffer size reg */ +#define	malrcbs21	(MAL_DCR_BASE+0x75)  /* RX 21 Channel buffer size reg */ +#define	malrcbs22	(MAL_DCR_BASE+0x76)  /* RX 22 Channel buffer size reg */ +#define	malrcbs23	(MAL_DCR_BASE+0x77)  /* RX 23 Channel buffer size reg */ +#define	malrcbs24	(MAL_DCR_BASE+0x78)  /* RX 24 Channel buffer size reg */ +#define	malrcbs25	(MAL_DCR_BASE+0x79)  /* RX 25 Channel buffer size reg */ +#define	malrcbs26	(MAL_DCR_BASE+0x7A)  /* RX 26 Channel buffer size reg */ +#define	malrcbs27	(MAL_DCR_BASE+0x7B)  /* RX 27 Channel buffer size reg */ +#define	malrcbs28	(MAL_DCR_BASE+0x7C)  /* RX 28 Channel buffer size reg */ +#define	malrcbs29	(MAL_DCR_BASE+0x7D)  /* RX 29 Channel buffer size reg */ +#define	malrcbs30	(MAL_DCR_BASE+0x7E)  /* RX 30 Channel buffer size reg */ +#define	malrcbs31	(MAL_DCR_BASE+0x7F)  /* RX 31 Channel buffer size reg */ + +#else /* !defined(CONFIG_405EZ) */ +  #define MAL_DCR_BASE 0x180  #define malmcr  (MAL_DCR_BASE+0x00)  /* MAL Config reg                       */  #define malesr  (MAL_DCR_BASE+0x01)  /* Error Status reg (Read/Clear)        */ @@ -597,6 +1077,7 @@  #define malrxctp1r (MAL_DCR_BASE+0x41)  /* RX 1 Channel table pointer reg    */  #define malrcbs0   (MAL_DCR_BASE+0x60)  /* RX 0 Channel buffer size reg      */  #define malrcbs1   (MAL_DCR_BASE+0x61)  /* RX 1 Channel buffer size reg      */ +#endif /* defined(CONFIG_405EZ) */  /*-----------------------------------------------------------------------------  | IIC Register Offsets @@ -634,15 +1115,76 @@  /******************************************************************************   * On Chip Memory   ******************************************************************************/ +#if defined(CONFIG_405EZ) +#define OCM_DCR_BASE 0x020 +#define ocmplb3cr1      (OCM_DCR_BASE+0x00)  /* OCM PLB3 Bank 1 Config Reg    */ +#define ocmplb3cr2      (OCM_DCR_BASE+0x01)  /* OCM PLB3 Bank 2 Config Reg    */ +#define ocmplb3bear     (OCM_DCR_BASE+0x02)  /* OCM PLB3 Bus Error Add Reg    */ +#define ocmplb3besr0    (OCM_DCR_BASE+0x03)  /* OCM PLB3 Bus Error Stat Reg 0 */ +#define ocmplb3besr1    (OCM_DCR_BASE+0x04)  /* OCM PLB3 Bus Error Stat Reg 1 */ +#define ocmcid          (OCM_DCR_BASE+0x05)  /* OCM Core ID                   */ +#define ocmrevid        (OCM_DCR_BASE+0x06)  /* OCM Revision ID               */ +#define ocmplb3dpc      (OCM_DCR_BASE+0x07)  /* OCM PLB3 Data Parity Check    */ +#define ocmdscr1        (OCM_DCR_BASE+0x08)  /* OCM D-side Bank 1 Config Reg  */ +#define ocmdscr2        (OCM_DCR_BASE+0x09)  /* OCM D-side Bank 2 Config Reg  */ +#define ocmiscr1        (OCM_DCR_BASE+0x0A)  /* OCM I-side Bank 1 Config Reg  */ +#define ocmiscr2        (OCM_DCR_BASE+0x0B)  /* OCM I-side Bank 2 Config Reg  */ +#define ocmdsisdpc      (OCM_DCR_BASE+0x0C)  /* OCM D-side/I-side Data Par Chk*/ +#define ocmdsisbear     (OCM_DCR_BASE+0x0D)  /* OCM D-side/I-side Bus Err Addr*/ +#define ocmdsisbesr     (OCM_DCR_BASE+0x0E)  /* OCM D-side/I-side Bus Err Stat*/ +#else  #define OCM_DCR_BASE 0x018  #define ocmisarc   (OCM_DCR_BASE+0x00)  /* OCM I-side address compare reg    */  #define ocmiscntl  (OCM_DCR_BASE+0x01)  /* OCM I-side control reg            */  #define ocmdsarc   (OCM_DCR_BASE+0x02)  /* OCM D-side address compare reg    */  #define ocmdscntl  (OCM_DCR_BASE+0x03)  /* OCM D-side control reg            */ +#endif /* CONFIG_405EZ */  /******************************************************************************   * GPIO macro register defines   ******************************************************************************/ +#if defined(CONFIG_405EZ) +/* Only the 405EZ has 2 GPIOs */ +#define GPIO_BASE  0xEF600700 +#define GPIO0_OR		(GPIO_BASE+0x0) +#define GPIO0_TCR		(GPIO_BASE+0x4) +#define GPIO0_OSRL		(GPIO_BASE+0x8) +#define GPIO0_OSRH		(GPIO_BASE+0xC) +#define GPIO0_TSRL		(GPIO_BASE+0x10) +#define GPIO0_TSRH		(GPIO_BASE+0x14) +#define GPIO0_ODR		(GPIO_BASE+0x18) +#define GPIO0_IR		(GPIO_BASE+0x1C) +#define GPIO0_RR1		(GPIO_BASE+0x20) +#define GPIO0_RR2		(GPIO_BASE+0x24) +#define GPIO0_RR3		(GPIO_BASE+0x28) +#define GPIO0_ISR1L		(GPIO_BASE+0x30) +#define GPIO0_ISR1H		(GPIO_BASE+0x34) +#define GPIO0_ISR2L		(GPIO_BASE+0x38) +#define GPIO0_ISR2H		(GPIO_BASE+0x3C) +#define GPIO0_ISR3L		(GPIO_BASE+0x40) +#define GPIO0_ISR3H		(GPIO_BASE+0x44) + +#define GPIO1_BASE  0xEF600800 +#define GPIO1_OR		(GPIO1_BASE+0x0) +#define GPIO1_TCR		(GPIO1_BASE+0x4) +#define GPIO1_OSRL		(GPIO1_BASE+0x8) +#define GPIO1_OSRH		(GPIO1_BASE+0xC) +#define GPIO1_TSRL		(GPIO1_BASE+0x10) +#define GPIO1_TSRH		(GPIO1_BASE+0x14) +#define GPIO1_ODR		(GPIO1_BASE+0x18) +#define GPIO1_IR		(GPIO1_BASE+0x1C) +#define GPIO1_RR1		(GPIO1_BASE+0x20) +#define GPIO1_RR2		(GPIO1_BASE+0x24) +#define GPIO1_RR3		(GPIO1_BASE+0x28) +#define GPIO1_ISR1L		(GPIO1_BASE+0x30) +#define GPIO1_ISR1H		(GPIO1_BASE+0x34) +#define GPIO1_ISR2L		(GPIO1_BASE+0x38) +#define GPIO1_ISR2H		(GPIO1_BASE+0x3C) +#define GPIO1_ISR3L		(GPIO1_BASE+0x40) +#define GPIO1_ISR3H		(GPIO1_BASE+0x44) + +#else	/* !405EZ */ +  #define GPIO_BASE  0xEF600700  #define GPIO0_OR               (GPIO_BASE+0x0)  #define GPIO0_TCR              (GPIO_BASE+0x4) @@ -659,6 +1201,7 @@  #define GPIO0_ISR2H            (GPIO_BASE+0x38)  #define GPIO0_ISR2L            (GPIO_BASE+0x3C) +#endif /* CONFIG_405EZ */  /*   * Macro for accessing the indirect EBC register |