diff options
Diffstat (limited to 'include/configs/yosemite.h')
| -rw-r--r-- | include/configs/yosemite.h | 112 | 
1 files changed, 56 insertions, 56 deletions
| diff --git a/include/configs/yosemite.h b/include/configs/yosemite.h index 06389f380..b66ab58d8 100644 --- a/include/configs/yosemite.h +++ b/include/configs/yosemite.h @@ -55,36 +55,36 @@   * Base addresses -- Note these are effective addresses where the   * actual resources get mapped (not physical addresses)   *----------------------------------------------------------------------*/ -#define CFG_FLASH_BASE	        0xfc000000	    /* start of FLASH	*/ -#define CFG_PCI_MEMBASE	        0xa0000000	    /* mapped pci memory*/ -#define CFG_PCI_MEMBASE1        CFG_PCI_MEMBASE  + 0x10000000 -#define CFG_PCI_MEMBASE2        CFG_PCI_MEMBASE1 + 0x10000000 -#define CFG_PCI_MEMBASE3        CFG_PCI_MEMBASE2 + 0x10000000 +#define CONFIG_SYS_FLASH_BASE	        0xfc000000	    /* start of FLASH	*/ +#define CONFIG_SYS_PCI_MEMBASE	        0xa0000000	    /* mapped pci memory*/ +#define CONFIG_SYS_PCI_MEMBASE1        CONFIG_SYS_PCI_MEMBASE  + 0x10000000 +#define CONFIG_SYS_PCI_MEMBASE2        CONFIG_SYS_PCI_MEMBASE1 + 0x10000000 +#define CONFIG_SYS_PCI_MEMBASE3        CONFIG_SYS_PCI_MEMBASE2 + 0x10000000  /*Don't change either of these*/ -#define CFG_PERIPHERAL_BASE     0xef600000	    /* internal peripherals*/ -#define CFG_PCI_BASE	        0xe0000000	    /* internal PCI regs*/ +#define CONFIG_SYS_PERIPHERAL_BASE     0xef600000	    /* internal peripherals*/ +#define CONFIG_SYS_PCI_BASE	        0xe0000000	    /* internal PCI regs*/  /*Don't change either of these*/ -#define CFG_USB_DEVICE          0x50000000 -#define CFG_NVRAM_BASE_ADDR     0x80000000 -#define CFG_BCSR_BASE	        (CFG_NVRAM_BASE_ADDR | 0x2000) -#define CFG_BOOT_BASE_ADDR      0xf0000000 +#define CONFIG_SYS_USB_DEVICE          0x50000000 +#define CONFIG_SYS_NVRAM_BASE_ADDR     0x80000000 +#define CONFIG_SYS_BCSR_BASE	        (CONFIG_SYS_NVRAM_BASE_ADDR | 0x2000) +#define CONFIG_SYS_BOOT_BASE_ADDR      0xf0000000  /*-----------------------------------------------------------------------   * Initial RAM & stack pointer (placed in SDRAM)   *----------------------------------------------------------------------*/ -#define CFG_INIT_RAM_DCACHE	1		/* d-cache as init ram	*/ -#define CFG_INIT_RAM_ADDR	0x70000000		/* DCache       */ -#define CFG_INIT_RAM_END	(4 << 10) -#define CFG_GBL_DATA_SIZE	256			/* num bytes initial data*/ -#define CFG_GBL_DATA_OFFSET	(CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE) -#define CFG_INIT_SP_OFFSET	CFG_GBL_DATA_OFFSET +#define CONFIG_SYS_INIT_RAM_DCACHE	1		/* d-cache as init ram	*/ +#define CONFIG_SYS_INIT_RAM_ADDR	0x70000000		/* DCache       */ +#define CONFIG_SYS_INIT_RAM_END	(4 << 10) +#define CONFIG_SYS_GBL_DATA_SIZE	256			/* num bytes initial data*/ +#define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE) +#define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET  /*-----------------------------------------------------------------------   * Serial Port   *----------------------------------------------------------------------*/ -#define CFG_EXT_SERIAL_CLOCK	11059200 /* use external 11.059MHz clk	*/ +#define CONFIG_SYS_EXT_SERIAL_CLOCK	11059200 /* use external 11.059MHz clk	*/  /*define this if you want console on UART1*/  #undef CONFIG_UART1_CONSOLE @@ -104,23 +104,23 @@  /*-----------------------------------------------------------------------   * FLASH related   *----------------------------------------------------------------------*/ -#define CFG_FLASH_CFI				/* The flash is CFI compatible	*/ +#define CONFIG_SYS_FLASH_CFI				/* The flash is CFI compatible	*/  #define CONFIG_FLASH_CFI_DRIVER			/* Use common CFI driver	*/ -#define CFG_FLASH_CFI_AMD_RESET 1		/* AMD RESET for STM 29W320DB!	*/ +#define CONFIG_SYS_FLASH_CFI_AMD_RESET 1		/* AMD RESET for STM 29W320DB!	*/ -#define CFG_MAX_FLASH_BANKS	1	/* max number of memory banks		*/ -#define CFG_MAX_FLASH_SECT	512	/* max number of sectors on one chip	*/ +#define CONFIG_SYS_MAX_FLASH_BANKS	1	/* max number of memory banks		*/ +#define CONFIG_SYS_MAX_FLASH_SECT	512	/* max number of sectors on one chip	*/ -#define CFG_FLASH_ERASE_TOUT	120000	/* Timeout for Flash Erase (in ms)	*/ -#define CFG_FLASH_WRITE_TOUT	500	/* Timeout for Flash Write (in ms)	*/ +#define CONFIG_SYS_FLASH_ERASE_TOUT	120000	/* Timeout for Flash Erase (in ms)	*/ +#define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Timeout for Flash Write (in ms)	*/ -#define CFG_FLASH_USE_BUFFER_WRITE 1	/* use buffered writes (20x faster)	*/ +#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1	/* use buffered writes (20x faster)	*/ -#define CFG_FLASH_EMPTY_INFO		/* print 'E' for empty sector on flinfo */ +#define CONFIG_SYS_FLASH_EMPTY_INFO		/* print 'E' for empty sector on flinfo */  #ifdef CONFIG_ENV_IS_IN_FLASH  #define CONFIG_ENV_SECT_SIZE	0x20000	/* size of one complete sector		*/ -#define CONFIG_ENV_ADDR		(CFG_MONITOR_BASE-CONFIG_ENV_SECT_SIZE) +#define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE-CONFIG_ENV_SECT_SIZE)  #define	CONFIG_ENV_SIZE		0x2000	/* Total Size of Environment Sector	*/  /* Address and size of Redundant Environment Sector	*/ @@ -132,19 +132,19 @@   * DDR SDRAM   *----------------------------------------------------------------------*/  #undef CONFIG_SPD_EEPROM	       /* Don't use SPD EEPROM for setup    */ -#define CFG_KBYTES_SDRAM        (128 * 1024)    /* 128MB		    */ -#define CFG_SDRAM_BANKS	        (2) +#define CONFIG_SYS_KBYTES_SDRAM        (128 * 1024)    /* 128MB		    */ +#define CONFIG_SYS_SDRAM_BANKS	        (2)  /*-----------------------------------------------------------------------   * I2C   *----------------------------------------------------------------------*/ -#define CFG_I2C_SPEED		400000	/* I2C speed and slave address	*/ +#define CONFIG_SYS_I2C_SPEED		400000	/* I2C speed and slave address	*/ -#define CFG_I2C_MULTI_EEPROMS -#define CFG_I2C_EEPROM_ADDR	(0xa8>>1) -#define CFG_I2C_EEPROM_ADDR_LEN 1 -#define CFG_EEPROM_PAGE_WRITE_BITS 3 -#define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10 +#define CONFIG_SYS_I2C_MULTI_EEPROMS +#define CONFIG_SYS_I2C_EEPROM_ADDR	(0xa8>>1) +#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 +#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3 +#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10  #ifdef CONFIG_ENV_IS_IN_EEPROM  #define CONFIG_ENV_SIZE		0x200	    /* Size of Environment vars */ @@ -155,9 +155,9 @@  #define CONFIG_DTT_LM75		1		/* ON Semi's LM75	*/  #define CONFIG_DTT_AD7414	1		/* use AD7414		*/  #define CONFIG_DTT_SENSORS	{0}		/* Sensor addresses	*/ -#define CFG_DTT_MAX_TEMP	70 -#define CFG_DTT_LOW_TEMP	-30 -#define CFG_DTT_HYSTERESIS	3 +#define CONFIG_SYS_DTT_MAX_TEMP	70 +#define CONFIG_SYS_DTT_LOW_TEMP	-30 +#define CONFIG_SYS_DTT_HYSTERESIS	3  /*   * Default environment variables @@ -185,13 +185,13 @@  /* USB */  #define CONFIG_USB_OHCI_NEW  #define CONFIG_USB_STORAGE -#define CFG_OHCI_BE_CONTROLLER +#define CONFIG_SYS_OHCI_BE_CONTROLLER -#undef CFG_USB_OHCI_BOARD_INIT -#define CFG_USB_OHCI_CPU_INIT	1 -#define CFG_USB_OHCI_REGS_BASE	(CFG_PERIPHERAL_BASE | 0x1000) -#define CFG_USB_OHCI_SLOT_NAME	"ppc440" -#define CFG_USB_OHCI_MAX_ROOT_PORTS	15 +#undef CONFIG_SYS_USB_OHCI_BOARD_INIT +#define CONFIG_SYS_USB_OHCI_CPU_INIT	1 +#define CONFIG_SYS_USB_OHCI_REGS_BASE	(CONFIG_SYS_PERIPHERAL_BASE | 0x1000) +#define CONFIG_SYS_USB_OHCI_SLOT_NAME	"ppc440" +#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS	15  /* Comment this out to enable USB 1.1 device */  #define USB_2_0_DEVICE @@ -225,29 +225,29 @@  #define CONFIG_PCI			/* include pci support	        */  #undef  CONFIG_PCI_PNP			/* do (not) pci plug-and-play   */  #define CONFIG_PCI_SCAN_SHOW            /* show pci devices on startup  */ -#define CFG_PCI_TARGBASE        0x80000000 /* PCIaddr mapped to CFG_PCI_MEMBASE*/ +#define CONFIG_SYS_PCI_TARGBASE        0x80000000 /* PCIaddr mapped to CONFIG_SYS_PCI_MEMBASE*/  /* Board-specific PCI */ -#define CFG_PCI_TARGET_INIT -#define CFG_PCI_MASTER_INIT +#define CONFIG_SYS_PCI_TARGET_INIT +#define CONFIG_SYS_PCI_MASTER_INIT -#define CFG_PCI_SUBSYS_VENDORID 0x10e8	/* AMCC */ -#define CFG_PCI_SUBSYS_ID       0xcafe	/* Whatever */ +#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x10e8	/* AMCC */ +#define CONFIG_SYS_PCI_SUBSYS_ID       0xcafe	/* Whatever */  /*-----------------------------------------------------------------------   * External Bus Controller (EBC) Setup   *----------------------------------------------------------------------*/ -#define CFG_FLASH		CFG_FLASH_BASE -#define CFG_CPLD		0x80000000 +#define CONFIG_SYS_FLASH		CONFIG_SYS_FLASH_BASE +#define CONFIG_SYS_CPLD		0x80000000  /* Memory Bank 0 (NOR-FLASH) initialization					*/ -#define CFG_EBC_PB0AP		0x03017300 -#define CFG_EBC_PB0CR		(CFG_FLASH | 0xda000) +#define CONFIG_SYS_EBC_PB0AP		0x03017300 +#define CONFIG_SYS_EBC_PB0CR		(CONFIG_SYS_FLASH | 0xda000)  /* Memory Bank 2 (CPLD) initialization						*/ -#define CFG_EBC_PB2AP		0x04814500 -#define CFG_EBC_PB2CR		(CFG_CPLD | 0x18000) +#define CONFIG_SYS_EBC_PB2AP		0x04814500 +#define CONFIG_SYS_EBC_PB2CR		(CONFIG_SYS_CPLD | 0x18000) -#define CFG_BCSR5_PCI66EN	0x80 +#define CONFIG_SYS_BCSR5_PCI66EN	0x80  #endif	/* __CONFIG_H */ |