diff options
Diffstat (limited to 'include/configs/rmu.h')
| -rw-r--r-- | include/configs/rmu.h | 168 | 
1 files changed, 84 insertions, 84 deletions
| diff --git a/include/configs/rmu.h b/include/configs/rmu.h index 0c0b20646..d88ae81ff 100644 --- a/include/configs/rmu.h +++ b/include/configs/rmu.h @@ -57,14 +57,14 @@  	"bootm"  #define CONFIG_LOADS_ECHO	1	/* echo on for serial download	*/ -#undef	CFG_LOADS_BAUD_CHANGE		/* don't allow baudrate change	*/ +#undef	CONFIG_SYS_LOADS_BAUD_CHANGE		/* don't allow baudrate change	*/  /* enable I2C and select the hardware/software driver */  #undef	CONFIG_HARD_I2C			/* I2C with hardware support	*/  #define CONFIG_SOFT_I2C		1	/* I2C bit-banged		*/ -#define CFG_I2C_SPEED		40000	/* 40 kHz is supposed to work	*/ -#define CFG_I2C_SLAVE		0xFE +#define CONFIG_SYS_I2C_SPEED		40000	/* 40 kHz is supposed to work	*/ +#define CONFIG_SYS_I2C_SLAVE		0xFE  /* Software (bit-bang) I2C driver configuration */  #define PB_SCL		0x00000020	/* PB 26 */ @@ -82,8 +82,8 @@  /* M41T11 Serial Access Timekeeper(R) SRAM */  #define CONFIG_RTC_M41T11 1 -#define CFG_I2C_RTC_ADDR 0x68 -#define CFG_M41T11_BASE_YEAR 1900	/* play along with the linux driver */ +#define CONFIG_SYS_I2C_RTC_ADDR 0x68 +#define CONFIG_SYS_M41T11_BASE_YEAR 1900	/* play along with the linux driver */  #undef	CONFIG_WATCHDOG			/* watchdog disabled		*/ @@ -118,25 +118,25 @@  /*   * Miscellaneous configurable options   */ -#define	CFG_LONGHELP			/* undef to save memory		*/ -#define	CFG_PROMPT	"=> "		/* Monitor Command Prompt	*/ +#define	CONFIG_SYS_LONGHELP			/* undef to save memory		*/ +#define	CONFIG_SYS_PROMPT	"=> "		/* Monitor Command Prompt	*/  #if defined(CONFIG_CMD_KGDB) -#define	CFG_CBSIZE	1024		/* Console I/O Buffer Size	*/ +#define	CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size	*/  #else -#define	CFG_CBSIZE	256		/* Console I/O Buffer Size	*/ +#define	CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size	*/  #endif -#define	CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */ -#define	CFG_MAXARGS	16		/* max number of command args	*/ -#define CFG_BARGSIZE	CFG_CBSIZE	/* Boot Argument Buffer Size	*/ +#define	CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ +#define	CONFIG_SYS_MAXARGS	16		/* max number of command args	*/ +#define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE	/* Boot Argument Buffer Size	*/ -#define CFG_MEMTEST_START	0x0040000	/* memtest works on	*/ -#define CFG_MEMTEST_END		0x00C0000	/* 4 ... 12 MB in DRAM	*/ +#define CONFIG_SYS_MEMTEST_START	0x0040000	/* memtest works on	*/ +#define CONFIG_SYS_MEMTEST_END		0x00C0000	/* 4 ... 12 MB in DRAM	*/ -#define	CFG_LOAD_ADDR		0x100000	/* default load address	*/ +#define	CONFIG_SYS_LOAD_ADDR		0x100000	/* default load address	*/ -#define	CFG_HZ		1000		/* decrementer freq: 1 ms ticks	*/ +#define	CONFIG_SYS_HZ		1000		/* decrementer freq: 1 ms ticks	*/ -#define CFG_BAUDRATE_TABLE	{ 9600, 19200, 38400, 57600, 115200 } +#define CONFIG_SYS_BAUDRATE_TABLE	{ 9600, 19200, 38400, 57600, 115200 }  /*   * Low Level Configuration Settings @@ -146,47 +146,47 @@  /*-----------------------------------------------------------------------   * Internal Memory Mapped Register   */ -#define CFG_IMMR		0xFA200000 +#define CONFIG_SYS_IMMR		0xFA200000  /*-----------------------------------------------------------------------   * Definitions for initial stack pointer and data area (in DPRAM)   */ -#define CFG_INIT_RAM_ADDR	CFG_IMMR -#define	CFG_INIT_RAM_END	0x2F00	/* End of used area in DPRAM	*/ -#define	CFG_GBL_DATA_SIZE	64  /* size in bytes reserved for initial data */ -#define CFG_GBL_DATA_OFFSET	(CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE) -#define	CFG_INIT_SP_OFFSET	CFG_GBL_DATA_OFFSET +#define CONFIG_SYS_INIT_RAM_ADDR	CONFIG_SYS_IMMR +#define	CONFIG_SYS_INIT_RAM_END	0x2F00	/* End of used area in DPRAM	*/ +#define	CONFIG_SYS_GBL_DATA_SIZE	64  /* size in bytes reserved for initial data */ +#define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE) +#define	CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET  /*-----------------------------------------------------------------------   * Start addresses for the final memory configuration   * (Set up by the startup code) - * Please note that CFG_SDRAM_BASE _must_ start at 0 + * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0   */ -#define	CFG_SDRAM_BASE		0x00000000 -#define CFG_FLASH_BASE		(0-flash_info[0].size)	/* Put flash at end	*/ +#define	CONFIG_SYS_SDRAM_BASE		0x00000000 +#define CONFIG_SYS_FLASH_BASE		(0-flash_info[0].size)	/* Put flash at end	*/  #if defined(DEBUG) || defined(CONFIG_CMD_IDE) -#define	CFG_MONITOR_LEN		(256 << 10)	/* Reserve 256 kB for Monitor	*/ +#define	CONFIG_SYS_MONITOR_LEN		(256 << 10)	/* Reserve 256 kB for Monitor	*/  #else -#define	CFG_MONITOR_LEN		(128 << 10)	/* Reserve 128 kB for Monitor	*/ +#define	CONFIG_SYS_MONITOR_LEN		(128 << 10)	/* Reserve 128 kB for Monitor	*/  #endif -#define CFG_MONITOR_BASE	TEXT_BASE -#define	CFG_MALLOC_LEN		(128 << 10)	/* Reserve 128 kB for malloc()	*/ +#define CONFIG_SYS_MONITOR_BASE	TEXT_BASE +#define	CONFIG_SYS_MALLOC_LEN		(128 << 10)	/* Reserve 128 kB for malloc()	*/  /*   * For booting Linux, the board info and command line data   * have to be in the first 8 MB of memory, since this is   * the maximum mapped by the Linux kernel during initialization.   */ -#define	CFG_BOOTMAPSZ		(8 << 20)	/* Initial Memory map for Linux	*/ +#define	CONFIG_SYS_BOOTMAPSZ		(8 << 20)	/* Initial Memory map for Linux	*/  /*-----------------------------------------------------------------------   * FLASH organization   */ -#define CFG_MAX_FLASH_BANKS	1	/* max number of memory banks		*/ -#define CFG_MAX_FLASH_SECT	67	/* max number of sectors on one chip	*/ +#define CONFIG_SYS_MAX_FLASH_BANKS	1	/* max number of memory banks		*/ +#define CONFIG_SYS_MAX_FLASH_SECT	67	/* max number of sectors on one chip	*/ -#define CFG_FLASH_ERASE_TOUT	120000	/* Timeout for Flash Erase (in ms)	*/ -#define CFG_FLASH_WRITE_TOUT	500	/* Timeout for Flash Write (in ms)	*/ +#define CONFIG_SYS_FLASH_ERASE_TOUT	120000	/* Timeout for Flash Erase (in ms)	*/ +#define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Timeout for Flash Write (in ms)	*/  #define	CONFIG_ENV_IS_IN_FLASH	1  #define CONFIG_ENV_ADDR		((TEXT_BASE) + 0x40000) @@ -199,14 +199,14 @@  /*-----------------------------------------------------------------------   * Reset address   */ -#define	CFG_RESET_ADDRESS	((ulong)((((immap_t *)CFG_IMMR)->im_clkrst.res))) +#define	CONFIG_SYS_RESET_ADDRESS	((ulong)((((immap_t *)CONFIG_SYS_IMMR)->im_clkrst.res)))  /*-----------------------------------------------------------------------   * Cache Configuration   */ -#define CFG_CACHELINE_SIZE	16	/* For all MPC8xx CPUs			*/ +#define CONFIG_SYS_CACHELINE_SIZE	16	/* For all MPC8xx CPUs			*/  #if defined(CONFIG_CMD_KGDB) -#define CFG_CACHELINE_SHIFT	4	/* log base 2 of the above value	*/ +#define CONFIG_SYS_CACHELINE_SHIFT	4	/* log base 2 of the above value	*/  #endif  /*----------------------------------------------------------------------- @@ -216,10 +216,10 @@   * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze   */  #if defined(CONFIG_WATCHDOG) -#define CFG_SYPCR	(SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \ +#define CONFIG_SYS_SYPCR	(SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \  			 SYPCR_SWE  | SYPCR_SWRI| SYPCR_SWP)  #else -#define CFG_SYPCR	(SYPCR_SWTC | 0x00000600 | SYPCR_BME | SYPCR_SWF | SYPCR_SWP) +#define CONFIG_SYS_SYPCR	(SYPCR_SWTC | 0x00000600 | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)  #endif  /*----------------------------------------------------------------------- @@ -227,28 +227,28 @@   *-----------------------------------------------------------------------   * PCMCIA config., multi-function pin tri-state   */ -#define CFG_SIUMCR	(SIUMCR_MLRC10) +#define CONFIG_SYS_SIUMCR	(SIUMCR_MLRC10)  /*-----------------------------------------------------------------------   * TBSCR - Time Base Status and Control				11-26   *-----------------------------------------------------------------------   * Clear Reference Interrupt Status, Timebase freezing enabled   */ -#define CFG_TBSCR	(TBSCR_REFA | TBSCR_REFB | TBSCR_TBF | TBSCR_TBE) +#define CONFIG_SYS_TBSCR	(TBSCR_REFA | TBSCR_REFB | TBSCR_TBF | TBSCR_TBE)  /*-----------------------------------------------------------------------   * RTCSC - Real-Time Clock Status and Control Register		11-27   *-----------------------------------------------------------------------   */ -/*%%%#define CFG_RTCSC	(RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE) */ -#define CFG_RTCSC	(RTCSC_SEC | RTCSC_RTE) +/*%%%#define CONFIG_SYS_RTCSC	(RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE) */ +#define CONFIG_SYS_RTCSC	(RTCSC_SEC | RTCSC_RTE)  /*-----------------------------------------------------------------------   * PISCR - Periodic Interrupt Status and Control		11-31   *-----------------------------------------------------------------------   * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled   */ -#define CFG_PISCR (PISCR_PS | PISCR_PITF) +#define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)  /*-----------------------------------------------------------------------   * PLPRCR - PLL, Low-Power, and Reset Control Register		15-30 @@ -259,7 +259,7 @@   * If this is a 80 MHz CPU, set PLL multiplication factor to 5 (5*16=80)!   */  /* up to 50 MHz we use a 1:1 clock */ -#define CFG_PLPRCR	( (5 << PLPRCR_MF_SHIFT) | PLPRCR_TEXPS ) +#define CONFIG_SYS_PLPRCR	( (5 << PLPRCR_MF_SHIFT) | PLPRCR_TEXPS )  /*-----------------------------------------------------------------------   * SCCR - System Clock and reset Control Register		15-27 @@ -269,21 +269,21 @@   */  #define SCCR_MASK	SCCR_EBDF00  /* up to 50 MHz we use a 1:1 clock */ -#define CFG_SCCR	(SCCR_COM00 | SCCR_TBS) +#define CONFIG_SYS_SCCR	(SCCR_COM00 | SCCR_TBS)  /*-----------------------------------------------------------------------   * PCMCIA stuff   *-----------------------------------------------------------------------   *   */ -#define CFG_PCMCIA_MEM_ADDR	(0xE0000000) -#define CFG_PCMCIA_MEM_SIZE	( 64 << 20 ) -#define CFG_PCMCIA_DMA_ADDR	(0xE4000000) -#define CFG_PCMCIA_DMA_SIZE	( 64 << 20 ) -#define CFG_PCMCIA_ATTRB_ADDR	(0xE8000000) -#define CFG_PCMCIA_ATTRB_SIZE	( 64 << 20 ) -#define CFG_PCMCIA_IO_ADDR	(0xEC000000) -#define CFG_PCMCIA_IO_SIZE	( 64 << 20 ) +#define CONFIG_SYS_PCMCIA_MEM_ADDR	(0xE0000000) +#define CONFIG_SYS_PCMCIA_MEM_SIZE	( 64 << 20 ) +#define CONFIG_SYS_PCMCIA_DMA_ADDR	(0xE4000000) +#define CONFIG_SYS_PCMCIA_DMA_SIZE	( 64 << 20 ) +#define CONFIG_SYS_PCMCIA_ATTRB_ADDR	(0xE8000000) +#define CONFIG_SYS_PCMCIA_ATTRB_SIZE	( 64 << 20 ) +#define CONFIG_SYS_PCMCIA_IO_ADDR	(0xEC000000) +#define CONFIG_SYS_PCMCIA_IO_SIZE	( 64 << 20 )  /*-----------------------------------------------------------------------   * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter) @@ -296,29 +296,29 @@  #undef	CONFIG_IDE_LED			/* LED   for ide not supported	*/  #undef	CONFIG_IDE_RESET		/* reset for ide not supported	*/ -#define CFG_IDE_MAXBUS		1	/* max. 1 IDE bus		*/ -#define CFG_IDE_MAXDEVICE	1	/* max. 1 drive per IDE bus	*/ +#define CONFIG_SYS_IDE_MAXBUS		1	/* max. 1 IDE bus		*/ +#define CONFIG_SYS_IDE_MAXDEVICE	1	/* max. 1 drive per IDE bus	*/ -#define CFG_ATA_IDE0_OFFSET	0x0000 +#define CONFIG_SYS_ATA_IDE0_OFFSET	0x0000 -#define CFG_ATA_BASE_ADDR	CFG_PCMCIA_MEM_ADDR +#define CONFIG_SYS_ATA_BASE_ADDR	CONFIG_SYS_PCMCIA_MEM_ADDR  /* Offset for data I/O			*/ -#define CFG_ATA_DATA_OFFSET	(CFG_PCMCIA_MEM_SIZE + 0x320) +#define CONFIG_SYS_ATA_DATA_OFFSET	(CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)  /* Offset for normal register accesses	*/ -#define CFG_ATA_REG_OFFSET	(2 * CFG_PCMCIA_MEM_SIZE + 0x320) +#define CONFIG_SYS_ATA_REG_OFFSET	(2 * CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)  /* Offset for alternate registers	*/ -#define CFG_ATA_ALT_OFFSET	0x0100 +#define CONFIG_SYS_ATA_ALT_OFFSET	0x0100  /*-----------------------------------------------------------------------   *   *-----------------------------------------------------------------------   *   */ -/*#define	CFG_DER	0x2002000F*/ -#define CFG_DER	0 +/*#define	CONFIG_SYS_DER	0x2002000F*/ +#define CONFIG_SYS_DER	0  /*   * Init Memory Controller: @@ -327,13 +327,13 @@   */  #define FLASH_BASE_PRELIM	0xFC000000	/* FLASH base - up to 64 MB of flash */ -#define CFG_PRELIM_OR_AM	0xFC000000	/* OR addr mask - map 64 MB */ +#define CONFIG_SYS_PRELIM_OR_AM	0xFC000000	/* OR addr mask - map 64 MB */  /* FLASH timing: ACS = 0, TRLX = 0, CSNT = 0, SCY = 4, ETHR = 0, BIH = 1 */ -#define CFG_OR_TIMING_FLASH (OR_SCY_4_CLK | OR_BI) +#define CONFIG_SYS_OR_TIMING_FLASH (OR_SCY_4_CLK | OR_BI) -#define CFG_OR0_PRELIM	(CFG_PRELIM_OR_AM | CFG_OR_TIMING_FLASH) -#define CFG_BR0_PRELIM	((FLASH_BASE_PRELIM & BR_BA_MSK) | BR_V) +#define CONFIG_SYS_OR0_PRELIM	(CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH) +#define CONFIG_SYS_BR0_PRELIM	((FLASH_BASE_PRELIM & BR_BA_MSK) | BR_V)  /*   * BR1 and OR1 (SDRAM) @@ -343,39 +343,39 @@  #define	SDRAM_MAX_SIZE		0x08000000	/* max 128 MB */  /* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care)	*/ -#define CFG_OR_TIMING_SDRAM	0x00000E00 +#define CONFIG_SYS_OR_TIMING_SDRAM	0x00000E00 -#define CFG_OR1_PRELIM	(0xF0000000 | CFG_OR_TIMING_SDRAM ) /* map 256 MB */ -#define CFG_BR1_PRELIM	((SDRAM_BASE_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V ) +#define CONFIG_SYS_OR1_PRELIM	(0xF0000000 | CONFIG_SYS_OR_TIMING_SDRAM ) /* map 256 MB */ +#define CONFIG_SYS_BR1_PRELIM	((SDRAM_BASE_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )  /* RPXLITE mem setting */ -#define CFG_NVRAM_BASE	0xFA000000		/* NVRAM & SRAM base */ +#define CONFIG_SYS_NVRAM_BASE	0xFA000000		/* NVRAM & SRAM base */  /*      IMMR:		0xFA200000		   IMMR base address - see above */ -#define	CFG_BCSR_BASE	0xFA400000		/* BCSR base address */ +#define	CONFIG_SYS_BCSR_BASE	0xFA400000		/* BCSR base address */ -#define	CFG_BR3_PRELIM	(CFG_BCSR_BASE | BR_V)			/* BCSR */ -#define CFG_OR3_PRELIM	0xFFFF8910 -#define CFG_BR4_PRELIM  (CFG_NVRAM_BASE | BR_PS_8 | BR_V)	/* NVRAM & SRAM */ -#define CFG_OR4_PRELIM	0xFFFE0970 +#define	CONFIG_SYS_BR3_PRELIM	(CONFIG_SYS_BCSR_BASE | BR_V)			/* BCSR */ +#define CONFIG_SYS_OR3_PRELIM	0xFFFF8910 +#define CONFIG_SYS_BR4_PRELIM  (CONFIG_SYS_NVRAM_BASE | BR_PS_8 | BR_V)	/* NVRAM & SRAM */ +#define CONFIG_SYS_OR4_PRELIM	0xFFFE0970  /*   * Memory Periodic Timer Prescaler   */  /* periodic timer for refresh */ -#define CFG_MAMR_PTA	20 +#define CONFIG_SYS_MAMR_PTA	20  /*   * Refresh clock Prescalar   */ -#define CFG_MPTPR	MPTPR_PTP_DIV2 +#define CONFIG_SYS_MPTPR	MPTPR_PTP_DIV2  /*   * MAMR settings for SDRAM   */  /* 9 column SDRAM */ -#define CFG_MAMR_9COL	((CFG_MAMR_PTA << MAMR_PTA_SHIFT)  | MAMR_PTAE	    |	\ +#define CONFIG_SYS_MAMR_9COL	((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT)  | MAMR_PTAE	    |	\  			 MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 |	\  			 MAMR_RLFA_16X | MAMR_WLFA_16X | MAMR_TLFA_16X) @@ -394,10 +394,10 @@   *   */ -#define BCSR0	(CFG_BCSR_BASE + 0) -#define BCSR1	(CFG_BCSR_BASE + 1) -#define BCSR2	(CFG_BCSR_BASE + 2) -#define BCSR3	(CFG_BCSR_BASE + 3) +#define BCSR0	(CONFIG_SYS_BCSR_BASE + 0) +#define BCSR1	(CONFIG_SYS_BCSR_BASE + 1) +#define BCSR2	(CONFIG_SYS_BCSR_BASE + 2) +#define BCSR3	(CONFIG_SYS_BCSR_BASE + 3)  #define BCSR0_ENMONXCVR	0x01	/* Monitor XVCR Control */  #define BCSR0_ENNVRAM	0x02	/* CS4# Control */ |