diff options
Diffstat (limited to 'include/configs/eXalion.h')
| -rw-r--r-- | include/configs/eXalion.h | 286 | 
1 files changed, 143 insertions, 143 deletions
| diff --git a/include/configs/eXalion.h b/include/configs/eXalion.h index ecf4c5e0b..fc3174c63 100644 --- a/include/configs/eXalion.h +++ b/include/configs/eXalion.h @@ -84,53 +84,53 @@  /*-----------------------------------------------------------------------   * Miscellaneous configurable options   */ -#define CFG_LONGHELP		1	/* undef to save memory		*/ -#define CFG_PROMPT		"=> "	/* Monitor Command Prompt	*/ -#define CFG_CBSIZE		256	/* Console I/O Buffer Size	*/ -#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16)	/* Print Buffer Size	*/ -#define CFG_MAXARGS		8	/* max number of command args	*/ -#define CFG_BARGSIZE		CFG_CBSIZE	/* Boot Argument Buffer Size	*/ -#define CFG_LOAD_ADDR		0x00100000	/* default load address		*/ +#define CONFIG_SYS_LONGHELP		1	/* undef to save memory		*/ +#define CONFIG_SYS_PROMPT		"=> "	/* Monitor Command Prompt	*/ +#define CONFIG_SYS_CBSIZE		256	/* Console I/O Buffer Size	*/ +#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)	/* Print Buffer Size	*/ +#define CONFIG_SYS_MAXARGS		8	/* max number of command args	*/ +#define CONFIG_SYS_BARGSIZE		CONFIG_SYS_CBSIZE	/* Boot Argument Buffer Size	*/ +#define CONFIG_SYS_LOAD_ADDR		0x00100000	/* default load address		*/ -#define CFG_BAUDRATE_TABLE	{ 9600, 19200, 38400, 57600, 115200 } +#define CONFIG_SYS_BAUDRATE_TABLE	{ 9600, 19200, 38400, 57600, 115200 }  #define CONFIG_MISC_INIT_R	1  /*-----------------------------------------------------------------------   * Start addresses for the final memory configuration   * (Set up by the startup code) - * Please note that CFG_SDRAM_BASE _must_ start at 0 + * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0   */ -#define CFG_SDRAM_BASE		0x00000000 -#define CFG_MAX_RAM_SIZE	0x10000000	/* 1 GBytes - initdram() will	   */ +#define CONFIG_SYS_SDRAM_BASE		0x00000000 +#define CONFIG_SYS_MAX_RAM_SIZE	0x10000000	/* 1 GBytes - initdram() will	   */  					     /* return real value.		*/ -#define CFG_RESET_ADDRESS	0xFFF00100 +#define CONFIG_SYS_RESET_ADDRESS	0xFFF00100 -#undef	CFG_RAMBOOT -#define CFG_MONITOR_LEN		(256 << 10)	/* Reserve 256 kB for Monitor	    */ -#define CFG_MONITOR_BASE	TEXT_BASE +#undef	CONFIG_SYS_RAMBOOT +#define CONFIG_SYS_MONITOR_LEN		(256 << 10)	/* Reserve 256 kB for Monitor	    */ +#define CONFIG_SYS_MONITOR_BASE	TEXT_BASE  /*-----------------------------------------------------------------------   * Definitions for initial stack pointer and data area   */ -#define CFG_INIT_DATA_SIZE	128 +#define CONFIG_SYS_INIT_DATA_SIZE	128 -#define CFG_INIT_RAM_ADDR	0x40000000 -#define CFG_INIT_RAM_END	0x1000 -#define CFG_INIT_DATA_OFFSET	(CFG_INIT_RAM_END - CFG_INIT_DATA_SIZE) +#define CONFIG_SYS_INIT_RAM_ADDR	0x40000000 +#define CONFIG_SYS_INIT_RAM_END	0x1000 +#define CONFIG_SYS_INIT_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_INIT_DATA_SIZE) -#define CFG_GBL_DATA_SIZE	 256	/* size in bytes reserved for initial data */ -#define CFG_GBL_DATA_OFFSET	(CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE) -#define CFG_INIT_SP_OFFSET	CFG_GBL_DATA_OFFSET +#define CONFIG_SYS_GBL_DATA_SIZE	 256	/* size in bytes reserved for initial data */ +#define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE) +#define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET  #if defined (CONFIG_MPC8240) -#define CFG_FLASH_BASE	    0xFFE00000 -#define CFG_FLASH_SIZE	    (2 * 1024 * 1024)	/* onboard 2MByte flash	    */ +#define CONFIG_SYS_FLASH_BASE	    0xFFE00000 +#define CONFIG_SYS_FLASH_SIZE	    (2 * 1024 * 1024)	/* onboard 2MByte flash	    */  #elif defined (CONFIG_MPC8245) -#define CFG_FLASH_BASE	    0xFFC00000 -#define CFG_FLASH_SIZE	    (4 * 1024 * 1024)	/* onboard 4MByte flash	    */ +#define CONFIG_SYS_FLASH_BASE	    0xFFC00000 +#define CONFIG_SYS_FLASH_SIZE	    (4 * 1024 * 1024)	/* onboard 4MByte flash	    */  #else  #error Specific type of MPC824x must be defined (i.e. CONFIG_MPC8240)  #endif @@ -141,27 +141,27 @@  #define CONFIG_ENV_ADDR		0xFFFC0000  #define CONFIG_ENV_OFFSET		0	/* starting right at the beginning  */ -#define CFG_MALLOC_LEN		(128 * 1024)	/* Reserve 128 kB for malloc()	*/ +#define CONFIG_SYS_MALLOC_LEN		(128 * 1024)	/* Reserve 128 kB for malloc()	*/ -#define CFG_ALT_MEMTEST		1	/* use real memory test	    */ -#define CFG_MEMTEST_START	0x00004000	/* memtest works on	    */ -#define CFG_MEMTEST_END		0x02000000	/* 0 ... 32 MB in DRAM	    */ +#define CONFIG_SYS_ALT_MEMTEST		1	/* use real memory test	    */ +#define CONFIG_SYS_MEMTEST_START	0x00004000	/* memtest works on	    */ +#define CONFIG_SYS_MEMTEST_END		0x02000000	/* 0 ... 32 MB in DRAM	    */ -#define CFG_EUMB_ADDR		0xFC000000 +#define CONFIG_SYS_EUMB_ADDR		0xFC000000 -/* #define CFG_ISA_MEM		   0xFD000000 */ -#define CFG_ISA_IO		0xFE000000 +/* #define CONFIG_SYS_ISA_MEM		   0xFD000000 */ +#define CONFIG_SYS_ISA_IO		0xFE000000  /*-----------------------------------------------------------------------   * FLASH organization   */ -#define CFG_MAX_FLASH_BANKS	1	/* Max number of flash banks	    */ -#define CFG_MAX_FLASH_SECT	64	/* Max number of sectors per flash  */ +#define CONFIG_SYS_MAX_FLASH_BANKS	1	/* Max number of flash banks	    */ +#define CONFIG_SYS_MAX_FLASH_SECT	64	/* Max number of sectors per flash  */ -#define CFG_FLASH_ERASE_TOUT	120000	/* Timeout for Flash Erase (in ms) */ -#define CFG_FLASH_WRITE_TOUT	500	/* Timeout for Flash Write (in ms) */ +#define CONFIG_SYS_FLASH_ERASE_TOUT	120000	/* Timeout for Flash Erase (in ms) */ +#define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Timeout for Flash Write (in ms) */ -#define FLASH_BASE0_PRELIM	CFG_FLASH_BASE +#define FLASH_BASE0_PRELIM	CONFIG_SYS_FLASH_BASE  #define FLASH_BASE1_PRELIM	0 @@ -169,13 +169,13 @@   * FLASH and environment organization   */ -#define CFG_FLASH_CFI		1	/* Flash is CFI conformant		*/ +#define CONFIG_SYS_FLASH_CFI		1	/* Flash is CFI conformant		*/  #define CONFIG_FLASH_CFI_DRIVER	1	/* Use the common driver		*/ -#define CFG_MAX_FLASH_SECT	64	/* max number of sectors on one chip	*/ -#define CFG_MAX_FLASH_BANKS	1	/* max number of memory banks		*/ -#define CFG_FLASH_INCREMENT	0	/* there is only one bank		*/ -#define CFG_FLASH_PROTECTION	1	/* use hardware protection		*/ -#define CFG_FLASH_USE_BUFFER_WRITE 1	/* use buffered writes (20x faster)	*/ +#define CONFIG_SYS_MAX_FLASH_SECT	64	/* max number of sectors on one chip	*/ +#define CONFIG_SYS_MAX_FLASH_BANKS	1	/* max number of memory banks		*/ +#define CONFIG_SYS_FLASH_INCREMENT	0	/* there is only one bank		*/ +#define CONFIG_SYS_FLASH_PROTECTION	1	/* use hardware protection		*/ +#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1	/* use buffered writes (20x faster)	*/  /*----------------------------------------------------------------------- @@ -200,23 +200,23 @@  /*-----------------------------------------------------------------------   * NS16550 Configuration   */ -#define CFG_NS16550		1 -#define CFG_NS16550_SERIAL	1 +#define CONFIG_SYS_NS16550		1 +#define CONFIG_SYS_NS16550_SERIAL	1  #define CONFIG_CONS_INDEX	1  #define CONFIG_BAUDRATE		38400 -#define CFG_NS16550_REG_SIZE	1 +#define CONFIG_SYS_NS16550_REG_SIZE	1  #if (CONFIG_CONS_INDEX == 1) -#define CFG_NS16550_CLK		1843200 /* COM1 only !	*/ +#define CONFIG_SYS_NS16550_CLK		1843200 /* COM1 only !	*/  #else -#define CFG_NS16550_CLK ({ extern ulong get_bus_freq (ulong); get_bus_freq (0); }) +#define CONFIG_SYS_NS16550_CLK ({ extern ulong get_bus_freq (ulong); get_bus_freq (0); })  #endif -#define CFG_NS16550_COM1	(CFG_ISA_IO + 0x3F8) -#define CFG_NS16550_COM2	(CFG_EUMB_ADDR + 0x4500) -#define CFG_NS16550_COM3	(CFG_EUMB_ADDR + 0x4600) +#define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_ISA_IO + 0x3F8) +#define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_EUMB_ADDR + 0x4500) +#define CONFIG_SYS_NS16550_COM3	(CONFIG_SYS_EUMB_ADDR + 0x4600)  /*-----------------------------------------------------------------------   * select i2c support configuration @@ -227,15 +227,15 @@   */  #define CONFIG_HARD_I2C		1	/* To enable I2C support	*/  #undef	CONFIG_SOFT_I2C		/* I2C bit-banged		*/ -#define CFG_I2C_SPEED		400000	/* I2C speed and slave address	*/ -#define CFG_I2C_SLAVE		0x7F +#define CONFIG_SYS_I2C_SPEED		400000	/* I2C speed and slave address	*/ +#define CONFIG_SYS_I2C_SLAVE		0x7F  /*-----------------------------------------------------------------------   * Low Level Configuration Settings   * (address mappings, register initial values, etc.)   * You should know what you are doing if you make changes here.   */ -#define CFG_HZ			1000 +#define CONFIG_SYS_HZ			1000  #define CONFIG_SYS_CLK_FREQ	33333333	/* external frequency to pll	*/  #define CONFIG_PLL_PCI_TO_MEM_MULTIPLIER  2	/* for MPC8240 only		*/ @@ -245,76 +245,76 @@  #if defined (CONFIG_MPC8245)  /* Bit-field values for PMCR2.							*/  #if defined (CONFIG_133MHZ_DRAM) -#define CFG_DLL_EXTEND		0x80	/* use DLL extended range - 133MHz only */ -#define CFG_PCI_HOLD_DEL	0x20	/* delay and hold timing - 133MHz only	*/ +#define CONFIG_SYS_DLL_EXTEND		0x80	/* use DLL extended range - 133MHz only */ +#define CONFIG_SYS_PCI_HOLD_DEL	0x20	/* delay and hold timing - 133MHz only	*/  #endif  /* Bit-field values for MIOCR1.							*/  #if !defined (CONFIG_133MHZ_DRAM) -#define CFG_DLL_MAX_DELAY	0x04	/*  longer DLL delay line - 66MHz only	*/ +#define CONFIG_SYS_DLL_MAX_DELAY	0x04	/*  longer DLL delay line - 66MHz only	*/  #endif  /* Bit-field values for MIOCR2.							*/ -#define CFG_SDRAM_DSCD		0x20	/* SDRAM data in sample clock delay	*/ +#define CONFIG_SYS_SDRAM_DSCD		0x20	/* SDRAM data in sample clock delay	*/  					/*	- note bottom 3 bits MUST be 0	*/  #endif  /* Bit-field values for MCCR1.							*/ -#define CFG_ROMNAL		7	/*rom/flash next access time		*/ -#define CFG_ROMFAL	       11	/*rom/flash access time			*/ +#define CONFIG_SYS_ROMNAL		7	/*rom/flash next access time		*/ +#define CONFIG_SYS_ROMFAL	       11	/*rom/flash access time			*/  /* Bit-field values for MCCR2.							*/ -#define CFG_TSWAIT		0x5	/* Transaction Start Wait States timer	*/ +#define CONFIG_SYS_TSWAIT		0x5	/* Transaction Start Wait States timer	*/  #if defined (CONFIG_133MHZ_DRAM) -#define CFG_REFINT		1300	/* no of clock cycles between CBR	*/ +#define CONFIG_SYS_REFINT		1300	/* no of clock cycles between CBR	*/  #else  /* refresh cycles */ -#define CFG_REFINT		750 +#define CONFIG_SYS_REFINT		750  #endif  /* Burst To Precharge. Bits of this value go to MCCR3 and MCCR4.		*/  #if defined (CONFIG_133MHZ_DRAM) -#define CFG_BSTOPRE		1023 +#define CONFIG_SYS_BSTOPRE		1023  #else -#define CFG_BSTOPRE		250 +#define CONFIG_SYS_BSTOPRE		250  #endif  /* Bit-field values for MCCR3.							*/  /* the following are for SDRAM only						*/  #if defined (CONFIG_133MHZ_DRAM) -#define CFG_REFREC		9	/* Refresh to activate interval		*/ +#define CONFIG_SYS_REFREC		9	/* Refresh to activate interval		*/  #else -#define CFG_REFREC		5	/* Refresh to activate interval		*/ +#define CONFIG_SYS_REFREC		5	/* Refresh to activate interval		*/  #endif  #if defined (CONFIG_MPC8240) -#define CFG_RDLAT		2	/* data latency from read command	*/ +#define CONFIG_SYS_RDLAT		2	/* data latency from read command	*/  #endif  /* Bit-field values for MCCR4.	*/  #if defined (CONFIG_133MHZ_DRAM) -#define CFG_PRETOACT		3	/* Precharge to activate interval	*/ -#define CFG_ACTTOPRE		7	/* Activate to Precharge interval	*/ -#define CFG_ACTORW		5	/* Activate to R/W			*/ -#define CFG_SDMODE_CAS_LAT	3	/* SDMODE CAS latency			*/ +#define CONFIG_SYS_PRETOACT		3	/* Precharge to activate interval	*/ +#define CONFIG_SYS_ACTTOPRE		7	/* Activate to Precharge interval	*/ +#define CONFIG_SYS_ACTORW		5	/* Activate to R/W			*/ +#define CONFIG_SYS_SDMODE_CAS_LAT	3	/* SDMODE CAS latency			*/  #else  #if 0 -#define CFG_PRETOACT		2	/* Precharge to activate interval	*/ -#define CFG_ACTTOPRE		3	/* Activate to Precharge interval	*/ -#define CFG_ACTORW		3	/* Activate to R/W			*/ -#define CFG_SDMODE_CAS_LAT	2	/* SDMODE CAS latency			*/ +#define CONFIG_SYS_PRETOACT		2	/* Precharge to activate interval	*/ +#define CONFIG_SYS_ACTTOPRE		3	/* Activate to Precharge interval	*/ +#define CONFIG_SYS_ACTORW		3	/* Activate to R/W			*/ +#define CONFIG_SYS_SDMODE_CAS_LAT	2	/* SDMODE CAS latency			*/  #endif -#define CFG_PRETOACT		2	/* Precharge to activate interval	*/ -#define CFG_ACTTOPRE		5	/* Activate to Precharge interval	*/ -#define CFG_ACTORW		3	/* Activate to R/W			*/ -#define CFG_SDMODE_CAS_LAT	3	/* SDMODE CAS latency			*/ +#define CONFIG_SYS_PRETOACT		2	/* Precharge to activate interval	*/ +#define CONFIG_SYS_ACTTOPRE		5	/* Activate to Precharge interval	*/ +#define CONFIG_SYS_ACTORW		3	/* Activate to R/W			*/ +#define CONFIG_SYS_SDMODE_CAS_LAT	3	/* SDMODE CAS latency			*/  #endif -#define CFG_SDMODE_WRAP		0	/* SDMODE wrap type			*/ -#define CFG_SDMODE_BURSTLEN	2	/* SDMODE Burst length 2=4, 3=8		*/ -#define CFG_REGDIMM		0 +#define CONFIG_SYS_SDMODE_WRAP		0	/* SDMODE wrap type			*/ +#define CONFIG_SYS_SDMODE_BURSTLEN	2	/* SDMODE Burst length 2=4, 3=8		*/ +#define CONFIG_SYS_REGDIMM		0  #if defined (CONFIG_MPC8240) -#define CFG_REGISTERD_TYPE_BUFFER   0 +#define CONFIG_SYS_REGISTERD_TYPE_BUFFER   0  #elif defined (CONFIG_MPC8245) -#define CFG_REGISTERD_TYPE_BUFFER   1 -#define CFG_EXTROM		    0 +#define CONFIG_SYS_REGISTERD_TYPE_BUFFER   1 +#define CONFIG_SYS_EXTROM		    0  #else  #error Specific type of MPC824x must be defined (i.e. CONFIG_MPC8240)  #endif @@ -327,51 +327,51 @@   * bits will be set to 0x00000 for a start address, or 0xfffff for an   * end address   */ -#define CFG_BANK0_START		0x00000000 -#define CFG_BANK0_END		(CFG_MAX_RAM_SIZE - 1) -#define CFG_BANK0_ENABLE	1 -#define CFG_BANK1_START		0x3ff00000 -#define CFG_BANK1_END		0x3fffffff -#define CFG_BANK1_ENABLE	0 -#define CFG_BANK2_START		0x3ff00000 -#define CFG_BANK2_END		0x3fffffff -#define CFG_BANK2_ENABLE	0 -#define CFG_BANK3_START		0x3ff00000 -#define CFG_BANK3_END		0x3fffffff -#define CFG_BANK3_ENABLE	0 -#define CFG_BANK4_START		0x00000000 -#define CFG_BANK4_END		0x00000000 -#define CFG_BANK4_ENABLE	0 -#define CFG_BANK5_START		0x00000000 -#define CFG_BANK5_END		0x00000000 -#define CFG_BANK5_ENABLE	0 -#define CFG_BANK6_START		0x00000000 -#define CFG_BANK6_END		0x00000000 -#define CFG_BANK6_ENABLE	0 -#define CFG_BANK7_START		0x00000000 -#define CFG_BANK7_END		0x00000000 -#define CFG_BANK7_ENABLE	0 +#define CONFIG_SYS_BANK0_START		0x00000000 +#define CONFIG_SYS_BANK0_END		(CONFIG_SYS_MAX_RAM_SIZE - 1) +#define CONFIG_SYS_BANK0_ENABLE	1 +#define CONFIG_SYS_BANK1_START		0x3ff00000 +#define CONFIG_SYS_BANK1_END		0x3fffffff +#define CONFIG_SYS_BANK1_ENABLE	0 +#define CONFIG_SYS_BANK2_START		0x3ff00000 +#define CONFIG_SYS_BANK2_END		0x3fffffff +#define CONFIG_SYS_BANK2_ENABLE	0 +#define CONFIG_SYS_BANK3_START		0x3ff00000 +#define CONFIG_SYS_BANK3_END		0x3fffffff +#define CONFIG_SYS_BANK3_ENABLE	0 +#define CONFIG_SYS_BANK4_START		0x00000000 +#define CONFIG_SYS_BANK4_END		0x00000000 +#define CONFIG_SYS_BANK4_ENABLE	0 +#define CONFIG_SYS_BANK5_START		0x00000000 +#define CONFIG_SYS_BANK5_END		0x00000000 +#define CONFIG_SYS_BANK5_ENABLE	0 +#define CONFIG_SYS_BANK6_START		0x00000000 +#define CONFIG_SYS_BANK6_END		0x00000000 +#define CONFIG_SYS_BANK6_ENABLE	0 +#define CONFIG_SYS_BANK7_START		0x00000000 +#define CONFIG_SYS_BANK7_END		0x00000000 +#define CONFIG_SYS_BANK7_ENABLE	0  /*-----------------------------------------------------------------------   * Memory bank enable bitmask, specifying which of the banks defined above   are actually present. MSB is for bank #7, LSB is for bank #0.   */ -#define CFG_BANK_ENABLE		0x01 +#define CONFIG_SYS_BANK_ENABLE		0x01  #if defined (CONFIG_MPC8240) -#define CFG_ODCR		0xDF	/* configures line driver impedances,	*/ +#define CONFIG_SYS_ODCR		0xDF	/* configures line driver impedances,	*/  					/* see 8240 book for bit definitions	*/  #elif defined (CONFIG_MPC8245)  #if defined (CONFIG_133MHZ_DRAM) -#define CFG_ODCR		0xFE	/* configures line driver impedances - 133MHz	*/ +#define CONFIG_SYS_ODCR		0xFE	/* configures line driver impedances - 133MHz	*/  #else -#define CFG_ODCR		0xDE	/* configures line driver impedances - 66MHz	*/ +#define CONFIG_SYS_ODCR		0xDE	/* configures line driver impedances - 66MHz	*/  #endif  #else  #error Specific type of MPC824x must be defined (i.e. CONFIG_MPC8240)  #endif -#define CFG_PGMAX		0x32	/* how long the 8240 retains the	*/ +#define CONFIG_SYS_PGMAX		0x32	/* how long the 8240 retains the	*/  					/* currently accessed page in memory	*/  					/* see 8240 book for details		*/ @@ -379,37 +379,37 @@   * Block Address Translation (BAT) register settings.   */  /* SDRAM 0 - 256MB */ -#define CFG_IBAT0L	(CFG_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE) -#define CFG_IBAT0U	(CFG_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP) +#define CONFIG_SYS_IBAT0L	(CONFIG_SYS_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE) +#define CONFIG_SYS_IBAT0U	(CONFIG_SYS_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)  /* stack in DCACHE @ 1GB (no backing mem) */ -#define CFG_IBAT1L	(CFG_INIT_RAM_ADDR | BATL_PP_10 | BATL_MEMCOHERENCE) -#define CFG_IBAT1U	(CFG_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP) +#define CONFIG_SYS_IBAT1L	(CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_10 | BATL_MEMCOHERENCE) +#define CONFIG_SYS_IBAT1U	(CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)  /* PCI memory */ -#define CFG_IBAT2L	(0x80000000 | BATL_PP_10 | BATL_CACHEINHIBIT) -#define CFG_IBAT2U	(0x80000000 | BATU_BL_256M | BATU_VS | BATU_VP) +#define CONFIG_SYS_IBAT2L	(0x80000000 | BATL_PP_10 | BATL_CACHEINHIBIT) +#define CONFIG_SYS_IBAT2U	(0x80000000 | BATU_BL_256M | BATU_VS | BATU_VP)  /* Flash, config addrs, etc */ -#define CFG_IBAT3L	(0xF0000000 | BATL_PP_10 | BATL_CACHEINHIBIT) -#define CFG_IBAT3U	(0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP) +#define CONFIG_SYS_IBAT3L	(0xF0000000 | BATL_PP_10 | BATL_CACHEINHIBIT) +#define CONFIG_SYS_IBAT3U	(0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP) -#define CFG_DBAT0L	CFG_IBAT0L -#define CFG_DBAT0U	CFG_IBAT0U -#define CFG_DBAT1L	CFG_IBAT1L -#define CFG_DBAT1U	CFG_IBAT1U -#define CFG_DBAT2L	CFG_IBAT2L -#define CFG_DBAT2U	CFG_IBAT2U -#define CFG_DBAT3L	CFG_IBAT3L -#define CFG_DBAT3U	CFG_IBAT3U +#define CONFIG_SYS_DBAT0L	CONFIG_SYS_IBAT0L +#define CONFIG_SYS_DBAT0U	CONFIG_SYS_IBAT0U +#define CONFIG_SYS_DBAT1L	CONFIG_SYS_IBAT1L +#define CONFIG_SYS_DBAT1U	CONFIG_SYS_IBAT1U +#define CONFIG_SYS_DBAT2L	CONFIG_SYS_IBAT2L +#define CONFIG_SYS_DBAT2U	CONFIG_SYS_IBAT2U +#define CONFIG_SYS_DBAT3L	CONFIG_SYS_IBAT3L +#define CONFIG_SYS_DBAT3U	CONFIG_SYS_IBAT3U  /*-----------------------------------------------------------------------   * Cache Configuration   */ -#define CFG_CACHELINE_SIZE	32 +#define CONFIG_SYS_CACHELINE_SIZE	32  #if defined(CONFIG_CMD_KGDB) -#  define CFG_CACHELINE_SHIFT	5	/* log base 2 of the above value */ +#  define CONFIG_SYS_CACHELINE_SHIFT	5	/* log base 2 of the above value */  #endif @@ -432,15 +432,15 @@  /*-----------------------------------------------------------------------   * IDE/ATA stuff   */ -#define CFG_IDE_MAXBUS	    1	/* max. 2 IDE busses	*/ -#define CFG_IDE_MAXDEVICE   (CFG_IDE_MAXBUS*1)	/* max. 2 drives per IDE bus */ +#define CONFIG_SYS_IDE_MAXBUS	    1	/* max. 2 IDE busses	*/ +#define CONFIG_SYS_IDE_MAXDEVICE   (CONFIG_SYS_IDE_MAXBUS*1)	/* max. 2 drives per IDE bus */ -#define CFG_ATA_BASE_ADDR   CFG_ISA_IO	/* base address */ -#define CFG_ATA_IDE0_OFFSET 0x01F0	/* ide0 offste */ -#define CFG_ATA_IDE1_OFFSET 0x0170	/* ide1 offset */ -#define CFG_ATA_DATA_OFFSET 0	/* data reg offset  */ -#define CFG_ATA_REG_OFFSET  0	/* reg offset */ -#define CFG_ATA_ALT_OFFSET  0x200	/* alternate register offset */ +#define CONFIG_SYS_ATA_BASE_ADDR   CONFIG_SYS_ISA_IO	/* base address */ +#define CONFIG_SYS_ATA_IDE0_OFFSET 0x01F0	/* ide0 offste */ +#define CONFIG_SYS_ATA_IDE1_OFFSET 0x0170	/* ide1 offset */ +#define CONFIG_SYS_ATA_DATA_OFFSET 0	/* data reg offset  */ +#define CONFIG_SYS_ATA_REG_OFFSET  0	/* reg offset */ +#define CONFIG_SYS_ATA_ALT_OFFSET  0x200	/* alternate register offset */  #define CONFIG_ATAPI @@ -459,6 +459,6 @@   * have to be in the first 8 MB of memory, since this is   * the maximum mapped by the Linux kernel during initialization.   */ -#define CFG_BOOTMAPSZ		(8 << 20)	/* Initial Memory map for Linux */ +#define CONFIG_SYS_BOOTMAPSZ		(8 << 20)	/* Initial Memory map for Linux */  #endif /* __CONFIG_H */ |