diff options
Diffstat (limited to 'include/configs/canmb.h')
| -rw-r--r-- | include/configs/canmb.h | 102 | 
1 files changed, 51 insertions, 51 deletions
| diff --git a/include/configs/canmb.h b/include/configs/canmb.h index 59e4cb397..ff7b6e5ca 100644 --- a/include/configs/canmb.h +++ b/include/configs/canmb.h @@ -33,7 +33,7 @@  #define CONFIG_MPC5200		1	/* More exactly a MPC5200 */  #define CONFIG_CANMB		1	/* ... on canmb board - we need this for FEC.C */ -#define CFG_MPC5XXX_CLKIN	33000000 /* ... running at 33.000000MHz */ +#define CONFIG_SYS_MPC5XXX_CLKIN	33000000 /* ... running at 33.000000MHz */  #define BOOTFLAG_COLD		0x01	/* Normal Power-On: Boot from FLASH  */  #define BOOTFLAG_WARM		0x02	/* Software reboot	     */ @@ -47,7 +47,7 @@   */  #define CONFIG_PSC_CONSOLE	1	/* console is on PSC1 */  #define CONFIG_BAUDRATE		115200	/* ... at 115200 bps */ -#define CFG_BAUDRATE_TABLE	{ 9600, 19200, 38400, 57600, 115200, 230400 } +#define CONFIG_SYS_BAUDRATE_TABLE	{ 9600, 19200, 38400, 57600, 115200, 230400 }  /* @@ -78,8 +78,8 @@   * MUST be low boot - HIGHBOOT is not supported anymore   */  #if (TEXT_BASE == 0xFE000000)		/* Boot low with 32 MB Flash */ -#   define CFG_LOWBOOT		1 -#   define CFG_LOWBOOT16	1 +#   define CONFIG_SYS_LOWBOOT		1 +#   define CONFIG_SYS_LOWBOOT16	1  #else  #   error "TEXT_BASE must be 0xFE000000"  #endif @@ -117,22 +117,22 @@  /*   * IPB Bus clocking configuration.   */ -#undef CFG_IPBCLK_EQUALS_XLBCLK		/* define for 133MHz speed */ +#undef CONFIG_SYS_IPBCLK_EQUALS_XLBCLK		/* define for 133MHz speed */  /*   * Flash configuration, expect one 16 Megabyte Bank at most   */ -#define CFG_FLASH_BASE		0xFE000000 -#define CFG_FLASH_SIZE		0x02000000 -#define CFG_MAX_FLASH_BANKS	1	/* max num of memory banks      */ -#define CFG_MAX_FLASH_SECT	256	/* max num of sects on one chip */ +#define CONFIG_SYS_FLASH_BASE		0xFE000000 +#define CONFIG_SYS_FLASH_SIZE		0x02000000 +#define CONFIG_SYS_MAX_FLASH_BANKS	1	/* max num of memory banks      */ +#define CONFIG_SYS_MAX_FLASH_SECT	256	/* max num of sects on one chip */ -#define CFG_FLASH_ERASE_TOUT	240000	/* Flash Erase Timeout (in ms)  */ -#define CFG_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (in ms)  */ +#define CONFIG_SYS_FLASH_ERASE_TOUT	240000	/* Flash Erase Timeout (in ms)  */ +#define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (in ms)  */  #define CONFIG_FLASH_CFI_DRIVER -#define CFG_FLASH_CFI -#define CFG_FLASH_EMPTY_INFO +#define CONFIG_SYS_FLASH_CFI +#define CONFIG_SYS_FLASH_EMPTY_INFO  /*   * Environment settings @@ -147,27 +147,27 @@   *   * Warning!!! with the current BestComm Task, MBAR MUST BE set to 0xf0000000   */ -#define CFG_MBAR			0xf0000000	/* DO NOT CHANGE this */ -#define CFG_SDRAM_BASE		0x00000000 -#define CFG_DEFAULT_MBAR	0x80000000 +#define CONFIG_SYS_MBAR			0xf0000000	/* DO NOT CHANGE this */ +#define CONFIG_SYS_SDRAM_BASE		0x00000000 +#define CONFIG_SYS_DEFAULT_MBAR	0x80000000  /* Use SRAM until RAM will be available */ -#define CFG_INIT_RAM_ADDR	MPC5XXX_SRAM -#define CFG_INIT_RAM_END	MPC5XXX_SRAM_SIZE	/* End of used area in DPRAM */ +#define CONFIG_SYS_INIT_RAM_ADDR	MPC5XXX_SRAM +#define CONFIG_SYS_INIT_RAM_END	MPC5XXX_SRAM_SIZE	/* End of used area in DPRAM */ -#define CFG_GBL_DATA_SIZE	128	/* size in bytes reserved for initial data */ -#define CFG_GBL_DATA_OFFSET	(CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE) -#define CFG_INIT_SP_OFFSET	CFG_GBL_DATA_OFFSET +#define CONFIG_SYS_GBL_DATA_SIZE	128	/* size in bytes reserved for initial data */ +#define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE) +#define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET -#define CFG_MONITOR_BASE    TEXT_BASE -#if (CFG_MONITOR_BASE < CFG_FLASH_BASE) -#   define CFG_RAMBOOT		1 +#define CONFIG_SYS_MONITOR_BASE    TEXT_BASE +#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) +#   define CONFIG_SYS_RAMBOOT		1  #endif -#define CFG_MONITOR_LEN		(256 << 10)	/* Reserve 256 kB for Monitor	*/ -#define CFG_MALLOC_LEN		(128 << 10)	/* Reserve 128 kB for malloc()	*/ -#define CFG_BOOTMAPSZ		(8 << 20)	/* Initial Memory map for Linux */ +#define CONFIG_SYS_MONITOR_LEN		(256 << 10)	/* Reserve 256 kB for Monitor	*/ +#define CONFIG_SYS_MALLOC_LEN		(128 << 10)	/* Reserve 128 kB for malloc()	*/ +#define CONFIG_SYS_BOOTMAPSZ		(8 << 20)	/* Initial Memory map for Linux */  /*   * Ethernet configuration @@ -180,51 +180,51 @@   * PCI disabled   * Ethernet 100 with MD   */ -#define CFG_GPS_PORT_CONFIG	0x00058444 +#define CONFIG_SYS_GPS_PORT_CONFIG	0x00058444  /*   * Miscellaneous configurable options   */ -#define CFG_LONGHELP			/* undef to save memory	    */ -#define CFG_PROMPT		"=> "	/* Monitor Command Prompt   */ +#define CONFIG_SYS_LONGHELP			/* undef to save memory	    */ +#define CONFIG_SYS_PROMPT		"=> "	/* Monitor Command Prompt   */  #if defined(CONFIG_CMD_KGDB) -#  define CFG_CBSIZE		1024	/* Console I/O Buffer Size  */ +#  define CONFIG_SYS_CBSIZE		1024	/* Console I/O Buffer Size  */  #else -#  define CFG_CBSIZE		256	/* Console I/O Buffer Size  */ +#  define CONFIG_SYS_CBSIZE		256	/* Console I/O Buffer Size  */  #endif -#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16)	/* Print Buffer Size */ -#define CFG_MAXARGS		16		/* max number of command args	*/ -#define CFG_BARGSIZE		CFG_CBSIZE	/* Boot Argument Buffer Size	*/ +#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)	/* Print Buffer Size */ +#define CONFIG_SYS_MAXARGS		16		/* max number of command args	*/ +#define CONFIG_SYS_BARGSIZE		CONFIG_SYS_CBSIZE	/* Boot Argument Buffer Size	*/ -#define CFG_MEMTEST_START	0x00100000	/* memtest works on */ -#define CFG_MEMTEST_END		0x01f00000	/* 1 ... 31 MB in DRAM	*/ +#define CONFIG_SYS_MEMTEST_START	0x00100000	/* memtest works on */ +#define CONFIG_SYS_MEMTEST_END		0x01f00000	/* 1 ... 31 MB in DRAM	*/ -#define CFG_LOAD_ADDR		0x200000	/* default load address */ +#define CONFIG_SYS_LOAD_ADDR		0x200000	/* default load address */ -#define CFG_HZ			1000	/* decrementer freq: 1 ms ticks */ +#define CONFIG_SYS_HZ			1000	/* decrementer freq: 1 ms ticks */  #define CONFIG_RTC_MPC5200	1	/* use internal MPC5200 RTC */ -#define CFG_CACHELINE_SIZE	32	/* For MPC5xxx CPUs */ +#define CONFIG_SYS_CACHELINE_SIZE	32	/* For MPC5xxx CPUs */  #if defined(CONFIG_CMD_KGDB) -#  define CFG_CACHELINE_SHIFT	5	/* log base 2 of the above value */ +#  define CONFIG_SYS_CACHELINE_SHIFT	5	/* log base 2 of the above value */  #endif  /*   * Various low-level settings   */ -#define CFG_HID0_INIT		HID0_ICE | HID0_ICFI -#define CFG_HID0_FINAL		HID0_ICE +#define CONFIG_SYS_HID0_INIT		HID0_ICE | HID0_ICFI +#define CONFIG_SYS_HID0_FINAL		HID0_ICE -#define CFG_BOOTCS_START	CFG_FLASH_BASE -#define CFG_BOOTCS_SIZE		CFG_FLASH_SIZE -#define CFG_BOOTCS_CFG		0x00047D01 -#define CFG_CS0_START		CFG_FLASH_BASE -#define CFG_CS0_SIZE		CFG_FLASH_SIZE +#define CONFIG_SYS_BOOTCS_START	CONFIG_SYS_FLASH_BASE +#define CONFIG_SYS_BOOTCS_SIZE		CONFIG_SYS_FLASH_SIZE +#define CONFIG_SYS_BOOTCS_CFG		0x00047D01 +#define CONFIG_SYS_CS0_START		CONFIG_SYS_FLASH_BASE +#define CONFIG_SYS_CS0_SIZE		CONFIG_SYS_FLASH_SIZE -#define CFG_CS_BURST		0x00000000 -#define CFG_CS_DEADCYCLE	0x33333333 +#define CONFIG_SYS_CS_BURST		0x00000000 +#define CONFIG_SYS_CS_DEADCYCLE	0x33333333 -#define CFG_RESET_ADDRESS	0x7f000000 +#define CONFIG_SYS_RESET_ADDRESS	0x7f000000  #endif /* __CONFIG_H */ |