diff options
Diffstat (limited to 'include/configs/acadia.h')
| -rw-r--r-- | include/configs/acadia.h | 192 | 
1 files changed, 96 insertions, 96 deletions
| diff --git a/include/configs/acadia.h b/include/configs/acadia.h index 29a8eb693..52ccdb5b9 100644 --- a/include/configs/acadia.h +++ b/include/configs/acadia.h @@ -42,7 +42,7 @@  #include "amcc-common.h"  /* Detect Acadia PLL input clock automatically via CPLD bit		*/ -#define CONFIG_SYS_CLK_FREQ    ((in8(CFG_CPLD_BASE + 0) == 0x0c) ? \ +#define CONFIG_SYS_CLK_FREQ    ((in8(CONFIG_SYS_CPLD_BASE + 0) == 0x0c) ? \  				66666666 : 33333000)  #define CONFIG_BOARD_EARLY_INIT_F 1		/* Call board_early_init_f */ @@ -66,31 +66,31 @@   * Base addresses -- Note these are effective addresses where the   * actual resources get mapped (not physical addresses)   *----------------------------------------------------------------------*/ -#define CFG_FLASH_BASE		0xfe000000 -#define CFG_CPLD_BASE		0x80000000 -#define CFG_NAND_ADDR		0xd0000000 -#define CFG_USB_HOST		0xef603000	/* USB OHCI 1.1 controller	*/ +#define CONFIG_SYS_FLASH_BASE		0xfe000000 +#define CONFIG_SYS_CPLD_BASE		0x80000000 +#define CONFIG_SYS_NAND_ADDR		0xd0000000 +#define CONFIG_SYS_USB_HOST		0xef603000	/* USB OHCI 1.1 controller	*/  /*-----------------------------------------------------------------------   * Initial RAM & stack pointer   *----------------------------------------------------------------------*/ -#define CFG_TEMP_STACK_OCM	1		/* OCM as init ram	*/ +#define CONFIG_SYS_TEMP_STACK_OCM	1		/* OCM as init ram	*/  /* On Chip Memory location */ -#define CFG_OCM_DATA_ADDR	0xf8000000 -#define CFG_OCM_DATA_SIZE	0x4000			/* 16K of onchip SRAM		*/ -#define CFG_INIT_RAM_ADDR	CFG_OCM_DATA_ADDR	/* inside of SRAM		*/ -#define CFG_INIT_RAM_END	CFG_OCM_DATA_SIZE	/* End of used area in RAM	*/ +#define CONFIG_SYS_OCM_DATA_ADDR	0xf8000000 +#define CONFIG_SYS_OCM_DATA_SIZE	0x4000			/* 16K of onchip SRAM		*/ +#define CONFIG_SYS_INIT_RAM_ADDR	CONFIG_SYS_OCM_DATA_ADDR	/* inside of SRAM		*/ +#define CONFIG_SYS_INIT_RAM_END	CONFIG_SYS_OCM_DATA_SIZE	/* End of used area in RAM	*/ -#define CFG_GBL_DATA_SIZE	128			/* size for initial data	*/ -#define CFG_GBL_DATA_OFFSET	(CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE) -#define CFG_INIT_SP_OFFSET	CFG_GBL_DATA_OFFSET +#define CONFIG_SYS_GBL_DATA_SIZE	128			/* size for initial data	*/ +#define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE) +#define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET  /*-----------------------------------------------------------------------   * Serial Port   *----------------------------------------------------------------------*/ -#undef	CFG_EXT_SERIAL_CLOCK			/* external serial clock */ -#define CFG_BASE_BAUD		691200 +#undef	CONFIG_SYS_EXT_SERIAL_CLOCK			/* external serial clock */ +#define CONFIG_SYS_BASE_BAUD		691200  /*-----------------------------------------------------------------------   * Environment @@ -106,26 +106,26 @@   * FLASH related   *----------------------------------------------------------------------*/  #if !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL) -#define CFG_FLASH_CFI			/* The flash is CFI compatible	*/ +#define CONFIG_SYS_FLASH_CFI			/* The flash is CFI compatible	*/  #define CONFIG_FLASH_CFI_DRIVER		/* Use common CFI driver	*/ -#define CFG_FLASH_BANKS_LIST    {CFG_FLASH_BASE} -#define CFG_MAX_FLASH_BANKS	1	/* max number of memory banks		*/ -#define CFG_MAX_FLASH_SECT	512	/* max number of sectors on one chip	*/ +#define CONFIG_SYS_FLASH_BANKS_LIST    {CONFIG_SYS_FLASH_BASE} +#define CONFIG_SYS_MAX_FLASH_BANKS	1	/* max number of memory banks		*/ +#define CONFIG_SYS_MAX_FLASH_SECT	512	/* max number of sectors on one chip	*/ -#define CFG_FLASH_ERASE_TOUT	120000	/* Timeout for Flash Erase (in ms)	*/ -#define CFG_FLASH_WRITE_TOUT	500	/* Timeout for Flash Write (in ms)	*/ +#define CONFIG_SYS_FLASH_ERASE_TOUT	120000	/* Timeout for Flash Erase (in ms)	*/ +#define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Timeout for Flash Write (in ms)	*/ -#define CFG_FLASH_USE_BUFFER_WRITE 1	/* use buffered writes (20x faster)	*/ -#define CFG_FLASH_EMPTY_INFO		/* print 'E' for empty sector on flinfo */ +#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1	/* use buffered writes (20x faster)	*/ +#define CONFIG_SYS_FLASH_EMPTY_INFO		/* print 'E' for empty sector on flinfo */  #else -#define	CFG_NO_FLASH		1	/* No NOR on Acadia when NAND-booting	*/ +#define	CONFIG_SYS_NO_FLASH		1	/* No NOR on Acadia when NAND-booting	*/  #endif  #ifdef CONFIG_ENV_IS_IN_FLASH  #define CONFIG_ENV_SECT_SIZE	0x40000 /* size of one complete sector	*/ -#define CONFIG_ENV_ADDR		(CFG_MONITOR_BASE-CONFIG_ENV_SECT_SIZE) +#define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE-CONFIG_ENV_SECT_SIZE)  #define	CONFIG_ENV_SIZE		0x4000	/* Total Size of Environment Sector	*/  /* Address and size of Redundant Environment Sector	*/ @@ -151,68 +151,68 @@   * set up. While still running from cache, I experienced problems accessing   * the NAND controller.	sr - 2006-08-25   */ -#define CFG_NAND_BOOT_SPL_SRC	0xfffff000	/* SPL location			*/ -#define CFG_NAND_BOOT_SPL_SIZE	(4 << 10)	/* SPL size			*/ -#define CFG_NAND_BOOT_SPL_DST	(CFG_OCM_DATA_ADDR + (16 << 10)) /* Copy SPL here*/ -#define CFG_NAND_U_BOOT_DST	0x01000000	/* Load NUB to this addr	*/ -#define CFG_NAND_U_BOOT_START	CFG_NAND_U_BOOT_DST /* Start NUB from this addr	*/ -#define CFG_NAND_BOOT_SPL_DELTA	(CFG_NAND_BOOT_SPL_SRC - CFG_NAND_BOOT_SPL_DST) +#define CONFIG_SYS_NAND_BOOT_SPL_SRC	0xfffff000	/* SPL location			*/ +#define CONFIG_SYS_NAND_BOOT_SPL_SIZE	(4 << 10)	/* SPL size			*/ +#define CONFIG_SYS_NAND_BOOT_SPL_DST	(CONFIG_SYS_OCM_DATA_ADDR + (16 << 10)) /* Copy SPL here*/ +#define CONFIG_SYS_NAND_U_BOOT_DST	0x01000000	/* Load NUB to this addr	*/ +#define CONFIG_SYS_NAND_U_BOOT_START	CONFIG_SYS_NAND_U_BOOT_DST /* Start NUB from this addr	*/ +#define CONFIG_SYS_NAND_BOOT_SPL_DELTA	(CONFIG_SYS_NAND_BOOT_SPL_SRC - CONFIG_SYS_NAND_BOOT_SPL_DST)  /*   * Define the partitioning of the NAND chip (only RAM U-Boot is needed here)   */ -#define CFG_NAND_U_BOOT_OFFS	(16 << 10)	/* Offset to RAM U-Boot image	*/ -#define CFG_NAND_U_BOOT_SIZE	(384 << 10)	/* Size of RAM U-Boot image	*/ +#define CONFIG_SYS_NAND_U_BOOT_OFFS	(16 << 10)	/* Offset to RAM U-Boot image	*/ +#define CONFIG_SYS_NAND_U_BOOT_SIZE	(384 << 10)	/* Size of RAM U-Boot image	*/  /*   * Now the NAND chip has to be defined (no autodetection used!)   */ -#define CFG_NAND_PAGE_SIZE	512		/* NAND chip page size		*/ -#define CFG_NAND_BLOCK_SIZE	(16 << 10)	/* NAND chip block size		*/ -#define CFG_NAND_PAGE_COUNT	32		/* NAND chip page count		*/ -#define CFG_NAND_BAD_BLOCK_POS	5		/* Location of bad block marker	*/ -#undef CFG_NAND_4_ADDR_CYCLE			/* No fourth addr used (<=32MB)	*/ +#define CONFIG_SYS_NAND_PAGE_SIZE	512		/* NAND chip page size		*/ +#define CONFIG_SYS_NAND_BLOCK_SIZE	(16 << 10)	/* NAND chip block size		*/ +#define CONFIG_SYS_NAND_PAGE_COUNT	32		/* NAND chip page count		*/ +#define CONFIG_SYS_NAND_BAD_BLOCK_POS	5		/* Location of bad block marker	*/ +#undef CONFIG_SYS_NAND_4_ADDR_CYCLE			/* No fourth addr used (<=32MB)	*/ -#define CFG_NAND_ECCSIZE	256 -#define CFG_NAND_ECCBYTES	3 -#define CFG_NAND_ECCSTEPS	(CFG_NAND_PAGE_SIZE / CFG_NAND_ECCSIZE) -#define CFG_NAND_OOBSIZE	16 -#define CFG_NAND_ECCTOTAL	(CFG_NAND_ECCBYTES * CFG_NAND_ECCSTEPS) -#define CFG_NAND_ECCPOS		{0, 1, 2, 3, 6, 7} +#define CONFIG_SYS_NAND_ECCSIZE	256 +#define CONFIG_SYS_NAND_ECCBYTES	3 +#define CONFIG_SYS_NAND_ECCSTEPS	(CONFIG_SYS_NAND_PAGE_SIZE / CONFIG_SYS_NAND_ECCSIZE) +#define CONFIG_SYS_NAND_OOBSIZE	16 +#define CONFIG_SYS_NAND_ECCTOTAL	(CONFIG_SYS_NAND_ECCBYTES * CONFIG_SYS_NAND_ECCSTEPS) +#define CONFIG_SYS_NAND_ECCPOS		{0, 1, 2, 3, 6, 7}  #ifdef CONFIG_ENV_IS_IN_NAND  /*   * For NAND booting the environment is embedded in the U-Boot image. Please take   * look at the file board/amcc/sequoia/u-boot-nand.lds for details.   */ -#define CONFIG_ENV_SIZE		CFG_NAND_BLOCK_SIZE -#define CONFIG_ENV_OFFSET		(CFG_NAND_U_BOOT_OFFS + CONFIG_ENV_SIZE) +#define CONFIG_ENV_SIZE		CONFIG_SYS_NAND_BLOCK_SIZE +#define CONFIG_ENV_OFFSET		(CONFIG_SYS_NAND_U_BOOT_OFFS + CONFIG_ENV_SIZE)  #define CONFIG_ENV_OFFSET_REDUND	(CONFIG_ENV_OFFSET + CONFIG_ENV_SIZE)  #endif  /*-----------------------------------------------------------------------   * RAM (CRAM)   *----------------------------------------------------------------------*/ -#define CFG_MBYTES_RAM		64		/* 64MB			*/ +#define CONFIG_SYS_MBYTES_RAM		64		/* 64MB			*/  /*-----------------------------------------------------------------------   * I2C   *----------------------------------------------------------------------*/ -#define CFG_I2C_SPEED		400000		/* I2C speed and slave address	*/ +#define CONFIG_SYS_I2C_SPEED		400000		/* I2C speed and slave address	*/ -#define CFG_I2C_MULTI_EEPROMS -#define CFG_I2C_EEPROM_ADDR	(0xa8>>1) -#define CFG_I2C_EEPROM_ADDR_LEN 1 -#define CFG_EEPROM_PAGE_WRITE_BITS 3 -#define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10 +#define CONFIG_SYS_I2C_MULTI_EEPROMS +#define CONFIG_SYS_I2C_EEPROM_ADDR	(0xa8>>1) +#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 +#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3 +#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10  /* I2C SYSMON (LM75, AD7414 is almost compatible)			*/  #define CONFIG_DTT_LM75		1		/* ON Semi's LM75	*/  #define CONFIG_DTT_AD7414	1		/* use AD7414		*/  #define CONFIG_DTT_SENSORS	{0}		/* Sensor addresses	*/ -#define CFG_DTT_MAX_TEMP	70 -#define CFG_DTT_LOW_TEMP	-30 -#define CFG_DTT_HYSTERESIS	3 +#define CONFIG_SYS_DTT_MAX_TEMP	70 +#define CONFIG_SYS_DTT_LOW_TEMP	-30 +#define CONFIG_SYS_DTT_HYSTERESIS	3  /*-----------------------------------------------------------------------   * Ethernet @@ -261,64 +261,64 @@  /*-----------------------------------------------------------------------   * NAND FLASH   *----------------------------------------------------------------------*/ -#define CFG_MAX_NAND_DEVICE	1 +#define CONFIG_SYS_MAX_NAND_DEVICE	1  #define NAND_MAX_CHIPS		1 -#define CFG_NAND_BASE		(CFG_NAND_ADDR + CFG_NAND_CS) -#define CFG_NAND_SELECT_DEVICE  1	/* nand driver supports mutipl. chips	*/ +#define CONFIG_SYS_NAND_BASE		(CONFIG_SYS_NAND_ADDR + CONFIG_SYS_NAND_CS) +#define CONFIG_SYS_NAND_SELECT_DEVICE  1	/* nand driver supports mutipl. chips	*/  /*-----------------------------------------------------------------------   * External Bus Controller (EBC) Setup   *----------------------------------------------------------------------*/  #if !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL) -#define CFG_NAND_CS		3 +#define CONFIG_SYS_NAND_CS		3  /* Memory Bank 0 (Flash) initialization						*/ -#define CFG_EBC_PB0AP		0x03337200 -#define CFG_EBC_PB0CR		0xfe0bc000 +#define CONFIG_SYS_EBC_PB0AP		0x03337200 +#define CONFIG_SYS_EBC_PB0CR		0xfe0bc000  /* Memory Bank 3 (NAND-FLASH) initialization					*/ -#define CFG_EBC_PB3AP		0x018003c0 -#define CFG_EBC_PB3CR		(CFG_NAND_ADDR | 0x1c000) +#define CONFIG_SYS_EBC_PB3AP		0x018003c0 +#define CONFIG_SYS_EBC_PB3CR		(CONFIG_SYS_NAND_ADDR | 0x1c000)  /* Just initial configuration for CRAM. Will be changed in memory.c to sync mode*/  /* Memory Bank 1 (CRAM) initialization						*/ -#define CFG_EBC_PB1AP		0x030400c0 -#define CFG_EBC_PB1CR		0x000bc000 +#define CONFIG_SYS_EBC_PB1AP		0x030400c0 +#define CONFIG_SYS_EBC_PB1CR		0x000bc000  /* Memory Bank 2 (CRAM) initialization						*/ -#define CFG_EBC_PB2AP		0x030400c0 -#define CFG_EBC_PB2CR		0x020bc000 +#define CONFIG_SYS_EBC_PB2AP		0x030400c0 +#define CONFIG_SYS_EBC_PB2CR		0x020bc000  #else -#define CFG_NAND_CS		0		/* NAND chip connected to CSx	*/ +#define CONFIG_SYS_NAND_CS		0		/* NAND chip connected to CSx	*/  /* Memory Bank 0 (NAND-FLASH) initialization					*/ -#define CFG_EBC_PB0AP		0x018003c0 -#define CFG_EBC_PB0CR		(CFG_NAND_ADDR | 0x1c000) +#define CONFIG_SYS_EBC_PB0AP		0x018003c0 +#define CONFIG_SYS_EBC_PB0CR		(CONFIG_SYS_NAND_ADDR | 0x1c000)  /*   * When NAND-booting the CRAM EBC setup must be done in sync mode, since the   * NAND-SPL already initialized the CRAM and EBC to sync mode.   */  /* Memory Bank 1 (CRAM) initialization						*/ -#define CFG_EBC_PB1AP		0x9C0201C0 -#define CFG_EBC_PB1CR		0x000bc000 +#define CONFIG_SYS_EBC_PB1AP		0x9C0201C0 +#define CONFIG_SYS_EBC_PB1CR		0x000bc000  /* Memory Bank 2 (CRAM) initialization						*/ -#define CFG_EBC_PB2AP		0x9C0201C0 -#define CFG_EBC_PB2CR		0x020bc000 +#define CONFIG_SYS_EBC_PB2AP		0x9C0201C0 +#define CONFIG_SYS_EBC_PB2CR		0x020bc000  #endif  /* Memory Bank 4 (CPLD) initialization						*/ -#define CFG_EBC_PB4AP		0x04006000 -#define CFG_EBC_PB4CR		(CFG_CPLD_BASE | 0x18000) +#define CONFIG_SYS_EBC_PB4AP		0x04006000 +#define CONFIG_SYS_EBC_PB4CR		(CONFIG_SYS_CPLD_BASE | 0x18000) -#define CFG_EBC_CFG		0xf8400000 +#define CONFIG_SYS_EBC_CFG		0xf8400000  /*-----------------------------------------------------------------------   * GPIO Setup   *----------------------------------------------------------------------*/ -#define CFG_GPIO_CRAM_CLK	8 -#define CFG_GPIO_CRAM_WAIT	9		/* GPIO-In		*/ -#define CFG_GPIO_CRAM_ADV	10 -#define CFG_GPIO_CRAM_CRE	(32 + 21)	/* GPIO-Out		*/ +#define CONFIG_SYS_GPIO_CRAM_CLK	8 +#define CONFIG_SYS_GPIO_CRAM_WAIT	9		/* GPIO-In		*/ +#define CONFIG_SYS_GPIO_CRAM_ADV	10 +#define CONFIG_SYS_GPIO_CRAM_CRE	(32 + 21)	/* GPIO-Out		*/  /*-----------------------------------------------------------------------   * Definitions for GPIO_0 setup (PPC405EZ specific) @@ -340,13 +340,13 @@   * GPIO0[28-30]	- Trace Outputs / PWM Inputs   * GPIO0[31]	- PWM_8 I/O   */ -#define CFG_GPIO0_TCR		0xC0A00000 -#define CFG_GPIO0_OSRL		0x50004400 -#define CFG_GPIO0_OSRH		0x02000055 -#define CFG_GPIO0_ISR1L		0x00001000 -#define CFG_GPIO0_ISR1H		0x00000055 -#define CFG_GPIO0_TSRL		0x02000000 -#define CFG_GPIO0_TSRH		0x00000055 +#define CONFIG_SYS_GPIO0_TCR		0xC0A00000 +#define CONFIG_SYS_GPIO0_OSRL		0x50004400 +#define CONFIG_SYS_GPIO0_OSRH		0x02000055 +#define CONFIG_SYS_GPIO0_ISR1L		0x00001000 +#define CONFIG_SYS_GPIO0_ISR1H		0x00000055 +#define CONFIG_SYS_GPIO0_TSRL		0x02000000 +#define CONFIG_SYS_GPIO0_TSRH		0x00000055  /*-----------------------------------------------------------------------   * Definitions for GPIO_1 setup (PPC405EZ specific) @@ -362,12 +362,12 @@   * GPIO1[16]	- SPI_SS_1_N Output   * GPIO1[17-20]	- Trace Output/External Interrupts IRQ0 - IRQ3 inputs   */ -#define CFG_GPIO1_TCR		0xFFFF8414 -#define CFG_GPIO1_OSRL		0x40000110 -#define CFG_GPIO1_OSRH		0x55455555 -#define CFG_GPIO1_ISR1L		0x15555445 -#define CFG_GPIO1_ISR1H		0x00000000 -#define CFG_GPIO1_TSRL		0x00000000 -#define CFG_GPIO1_TSRH		0x00000000 +#define CONFIG_SYS_GPIO1_TCR		0xFFFF8414 +#define CONFIG_SYS_GPIO1_OSRL		0x40000110 +#define CONFIG_SYS_GPIO1_OSRH		0x55455555 +#define CONFIG_SYS_GPIO1_ISR1L		0x15555445 +#define CONFIG_SYS_GPIO1_ISR1H		0x00000000 +#define CONFIG_SYS_GPIO1_TSRL		0x00000000 +#define CONFIG_SYS_GPIO1_TSRH		0x00000000  #endif	/* __CONFIG_H */ |