diff options
Diffstat (limited to 'include/configs/XPEDITE1K.h')
| -rw-r--r-- | include/configs/XPEDITE1K.h | 132 | 
1 files changed, 66 insertions, 66 deletions
| diff --git a/include/configs/XPEDITE1K.h b/include/configs/XPEDITE1K.h index d533b17af..569bb9052 100644 --- a/include/configs/XPEDITE1K.h +++ b/include/configs/XPEDITE1K.h @@ -38,29 +38,29 @@  #define CONFIG_440		1  #define CONFIG_440GX		1		/* 440 GX */  #define CONFIG_BOARD_EARLY_INIT_F 1		/* Call board_pre_init	*/ -#undef	CFG_DRAM_TEST				/* Disable-takes long time! */ +#undef	CONFIG_SYS_DRAM_TEST				/* Disable-takes long time! */  #define CONFIG_SYS_CLK_FREQ	33333333	/* external freq to pll */  /* POST support */ -#define CONFIG_POST		(CFG_POST_RTC	   | \ -				 CFG_POST_I2C) +#define CONFIG_POST		(CONFIG_SYS_POST_RTC	   | \ +				 CONFIG_SYS_POST_I2C)  /*-----------------------------------------------------------------------   * Base addresses -- Note these are effective addresses where the   * actual resources get mapped (not physical addresses)   *----------------------------------------------------------------------*/ -#define CFG_SDRAM_BASE	    0x00000000		/* _must_ be 0		*/ -#define CFG_FLASH_BASE	    0xfff80000		/* start of FLASH	*/ +#define CONFIG_SYS_SDRAM_BASE	    0x00000000		/* _must_ be 0		*/ +#define CONFIG_SYS_FLASH_BASE	    0xfff80000		/* start of FLASH	*/ -#define CFG_MONITOR_BASE    CFG_FLASH_BASE	/* start of monitor	*/ -#define CFG_PCI_MEMBASE	    0x80000000		/* mapped pci memory	*/ -#define CFG_PERIPHERAL_BASE 0xe0000000		/* internal peripherals */ -#define CFG_ISRAM_BASE	    0xc0000000		/* internal SRAM	*/ -#define CFG_PCI_BASE	    0xd0000000		/* internal PCI regs	*/ +#define CONFIG_SYS_MONITOR_BASE    CONFIG_SYS_FLASH_BASE	/* start of monitor	*/ +#define CONFIG_SYS_PCI_MEMBASE	    0x80000000		/* mapped pci memory	*/ +#define CONFIG_SYS_PERIPHERAL_BASE 0xe0000000		/* internal peripherals */ +#define CONFIG_SYS_ISRAM_BASE	    0xc0000000		/* internal SRAM	*/ +#define CONFIG_SYS_PCI_BASE	    0xd0000000		/* internal PCI regs	*/ -#define CFG_NVRAM_BASE_ADDR (CFG_PERIPHERAL_BASE + 0x08000000) -#define CFG_GPIO_BASE	    (CFG_PERIPHERAL_BASE + 0x00000700) +#define CONFIG_SYS_NVRAM_BASE_ADDR (CONFIG_SYS_PERIPHERAL_BASE + 0x08000000) +#define CONFIG_SYS_GPIO_BASE	    (CONFIG_SYS_PERIPHERAL_BASE + 0x00000700)  #define USR_LED0	    0x00000080  #define USR_LED1	    0x00000100 @@ -71,33 +71,33 @@  extern unsigned long in32(unsigned int);  extern void out32(unsigned int, unsigned long); -#define LED0_ON() out32(CFG_GPIO_BASE, (in32(CFG_GPIO_BASE) & ~USR_LED0)) -#define LED1_ON() out32(CFG_GPIO_BASE, (in32(CFG_GPIO_BASE) & ~USR_LED1)) -#define LED2_ON() out32(CFG_GPIO_BASE, (in32(CFG_GPIO_BASE) & ~USR_LED2)) -#define LED3_ON() out32(CFG_GPIO_BASE, (in32(CFG_GPIO_BASE) & ~USR_LED3)) +#define LED0_ON() out32(CONFIG_SYS_GPIO_BASE, (in32(CONFIG_SYS_GPIO_BASE) & ~USR_LED0)) +#define LED1_ON() out32(CONFIG_SYS_GPIO_BASE, (in32(CONFIG_SYS_GPIO_BASE) & ~USR_LED1)) +#define LED2_ON() out32(CONFIG_SYS_GPIO_BASE, (in32(CONFIG_SYS_GPIO_BASE) & ~USR_LED2)) +#define LED3_ON() out32(CONFIG_SYS_GPIO_BASE, (in32(CONFIG_SYS_GPIO_BASE) & ~USR_LED3)) -#define LED0_OFF() out32(CFG_GPIO_BASE, (in32(CFG_GPIO_BASE) | USR_LED0)) -#define LED1_OFF() out32(CFG_GPIO_BASE, (in32(CFG_GPIO_BASE) | USR_LED1)) -#define LED2_OFF() out32(CFG_GPIO_BASE, (in32(CFG_GPIO_BASE) | USR_LED2)) -#define LED3_OFF() out32(CFG_GPIO_BASE, (in32(CFG_GPIO_BASE) | USR_LED3)) +#define LED0_OFF() out32(CONFIG_SYS_GPIO_BASE, (in32(CONFIG_SYS_GPIO_BASE) | USR_LED0)) +#define LED1_OFF() out32(CONFIG_SYS_GPIO_BASE, (in32(CONFIG_SYS_GPIO_BASE) | USR_LED1)) +#define LED2_OFF() out32(CONFIG_SYS_GPIO_BASE, (in32(CONFIG_SYS_GPIO_BASE) | USR_LED2)) +#define LED3_OFF() out32(CONFIG_SYS_GPIO_BASE, (in32(CONFIG_SYS_GPIO_BASE) | USR_LED3))  #endif  /*-----------------------------------------------------------------------   * Initial RAM & stack pointer (placed in internal SRAM)   *----------------------------------------------------------------------*/ -#define CFG_TEMP_STACK_OCM  1 -#define CFG_OCM_DATA_ADDR   CFG_ISRAM_BASE -#define CFG_INIT_RAM_ADDR   CFG_ISRAM_BASE  /* Initial RAM address	*/ -#define CFG_INIT_RAM_END    0x2000	    /* End of used area in RAM	*/ -#define CFG_GBL_DATA_SIZE   128		    /* num bytes initial data	*/ +#define CONFIG_SYS_TEMP_STACK_OCM  1 +#define CONFIG_SYS_OCM_DATA_ADDR   CONFIG_SYS_ISRAM_BASE +#define CONFIG_SYS_INIT_RAM_ADDR   CONFIG_SYS_ISRAM_BASE  /* Initial RAM address	*/ +#define CONFIG_SYS_INIT_RAM_END    0x2000	    /* End of used area in RAM	*/ +#define CONFIG_SYS_GBL_DATA_SIZE   128		    /* num bytes initial data	*/ -#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE) -#define CFG_POST_WORD_ADDR  (CFG_GBL_DATA_OFFSET - 0x4) -#define CFG_INIT_SP_OFFSET  CFG_POST_WORD_ADDR +#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE) +#define CONFIG_SYS_POST_WORD_ADDR  (CONFIG_SYS_GBL_DATA_OFFSET - 0x4) +#define CONFIG_SYS_INIT_SP_OFFSET  CONFIG_SYS_POST_WORD_ADDR -#define CFG_MONITOR_LEN	    (256 * 1024)    /* Reserve 256 kB for Mon	*/ -#define CFG_MALLOC_LEN	    (128 * 1024)    /* Reserve 128 kB for malloc*/ +#define CONFIG_SYS_MONITOR_LEN	    (256 * 1024)    /* Reserve 256 kB for Mon	*/ +#define CONFIG_SYS_MALLOC_LEN	    (128 * 1024)    /* Reserve 128 kB for malloc*/  /*-----------------------------------------------------------------------   * Serial Port @@ -105,7 +105,7 @@ extern void out32(unsigned int, unsigned long);  #undef	CONFIG_SERIAL_SOFTWARE_FIFO  #define CONFIG_BAUDRATE		9600 -#define CFG_BAUDRATE_TABLE  \ +#define CONFIG_SYS_BAUDRATE_TABLE  \      {300, 600, 1200, 2400, 4800, 9600, 19200, 38400}  /*----------------------------------------------------------------------- @@ -115,23 +115,23 @@ extern void out32(unsigned int, unsigned long);   * The DS1743 code assumes this condition (i.e. -- it assumes the base   * address for the RTC registers is:   * - *	CFG_NVRAM_BASE_ADDR + CFG_NVRAM_SIZE + *	CONFIG_SYS_NVRAM_BASE_ADDR + CONFIG_SYS_NVRAM_SIZE   *   *----------------------------------------------------------------------*/  /* TBS:	 Xpedite 1000 has STMicro M41T00 via IIC */  #define CONFIG_RTC_M41T11 1 -#define CFG_I2C_RTC_ADDR 0x68 -#define CFG_M41T11_BASE_YEAR 2000 +#define CONFIG_SYS_I2C_RTC_ADDR 0x68 +#define CONFIG_SYS_M41T11_BASE_YEAR 2000  /*-----------------------------------------------------------------------   * FLASH related   *----------------------------------------------------------------------*/ -#define CFG_MAX_FLASH_BANKS	1		    /* number of banks	    */ -#define CFG_MAX_FLASH_SECT	8		    /* sectors per device   */ +#define CONFIG_SYS_MAX_FLASH_BANKS	1		    /* number of banks	    */ +#define CONFIG_SYS_MAX_FLASH_SECT	8		    /* sectors per device   */ -#undef	CFG_FLASH_CHECKSUM -#define CFG_FLASH_ERASE_TOUT	120000	/* Timeout for Flash Erase (in ms)	*/ -#define CFG_FLASH_WRITE_TOUT	500	    /* Timeout for Flash Write (in ms)	*/ +#undef	CONFIG_SYS_FLASH_CHECKSUM +#define CONFIG_SYS_FLASH_ERASE_TOUT	120000	/* Timeout for Flash Erase (in ms)	*/ +#define CONFIG_SYS_FLASH_WRITE_TOUT	500	    /* Timeout for Flash Write (in ms)	*/  /*-----------------------------------------------------------------------   * DDR SDRAM @@ -144,9 +144,9 @@ extern void out32(unsigned int, unsigned long);   *----------------------------------------------------------------------*/  #define CONFIG_HARD_I2C		1	    /* I2C with hardware support	*/  #undef	CONFIG_SOFT_I2C			    /* I2C bit-banged		*/ -#define CFG_I2C_SPEED		400000	/* I2C speed and slave address	*/ -#define CFG_I2C_SLAVE		0x7f -#define CFG_I2C_NOPROBES	{0x55,0x56,0x57,0x58,0x59,0x5a,0x5b,0x5c,0x69}	/* Don't probe these addrs */ +#define CONFIG_SYS_I2C_SPEED		400000	/* I2C speed and slave address	*/ +#define CONFIG_SYS_I2C_SLAVE		0x7f +#define CONFIG_SYS_I2C_NOPROBES	{0x55,0x56,0x57,0x58,0x59,0x5a,0x5b,0x5c,0x69}	/* Don't probe these addrs */  /*-----------------------------------------------------------------------   * Environment @@ -154,10 +154,10 @@ extern void out32(unsigned int, unsigned long);  #define CONFIG_ENV_IS_IN_EEPROM 1  #define CONFIG_ENV_SIZE		0x100	    /* Size of Environment vars */  #define CONFIG_ENV_OFFSET		0x100 -#define CFG_I2C_EEPROM_ADDR	0x50		/* this is actually the second page of the eeprom */ -#define CFG_I2C_EEPROM_ADDR_LEN 1 -#define CFG_EEPROM_PAGE_WRITE_BITS 3 -#define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10 +#define CONFIG_SYS_I2C_EEPROM_ADDR	0x50		/* this is actually the second page of the eeprom */ +#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 +#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3 +#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10  #define CONFIG_BOOTARGS		"root=/dev/hda1 "  #define CONFIG_BOOTCOMMAND	"bootm ffc00000"    /* autoboot command */ @@ -165,7 +165,7 @@ extern void out32(unsigned int, unsigned long);  #define CONFIG_BAUDRATE		9600  #define CONFIG_LOADS_ECHO	1	/* echo on for serial download	*/ -#define CFG_LOADS_BAUD_CHANGE	1	/* allow baudrate change	*/ +#define CONFIG_SYS_LOADS_BAUD_CHANGE	1	/* allow baudrate change	*/  #define CONFIG_MII			1	/* MII PHY management		*/  #define CONFIG_PHY_ADDR		0	/* PHY address phy0 not populated */ @@ -175,7 +175,7 @@ extern void out32(unsigned int, unsigned long);  #define CONFIG_NET_MULTI	1  #define CONFIG_PHY_GIGE		1	/* Include GbE speed/duplex detection */  #define CONFIG_PHY_RESET        1       /* reset phy upon startup         */ -#define CFG_RX_ETH_BUFFER   32	/* Number of ethernet rx buffers & descriptors */ +#define CONFIG_SYS_RX_ETH_BUFFER   32	/* Number of ethernet rx buffers & descriptors */  #define CONFIG_HAS_ETH1		1	/* add support for "eth1addr"	*/  #define CONFIG_HAS_ETH2		1	/* add support for "eth2addr"	*/ @@ -214,24 +214,24 @@ extern void out32(unsigned int, unsigned long);  /*   * Miscellaneous configurable options   */ -#define CFG_LONGHELP			/* undef to save memory		*/ -#define CFG_PROMPT	"=> "		/* Monitor Command Prompt	*/ +#define CONFIG_SYS_LONGHELP			/* undef to save memory		*/ +#define CONFIG_SYS_PROMPT	"=> "		/* Monitor Command Prompt	*/  #if defined(CONFIG_CMD_KGDB) -#define CFG_CBSIZE	1024		/* Console I/O Buffer Size	*/ +#define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size	*/  #else -#define CFG_CBSIZE	256		/* Console I/O Buffer Size	*/ +#define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size	*/  #endif -#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */ -#define CFG_MAXARGS	16		/* max number of command args	*/ -#define CFG_BARGSIZE	CFG_CBSIZE	/* Boot Argument Buffer Size	*/ +#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ +#define CONFIG_SYS_MAXARGS	16		/* max number of command args	*/ +#define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE	/* Boot Argument Buffer Size	*/ -#define CFG_MEMTEST_START	0x0400000	/* memtest works on	*/ -#define CFG_MEMTEST_END		0x0C00000	/* 4 ... 12 MB in DRAM	*/ +#define CONFIG_SYS_MEMTEST_START	0x0400000	/* memtest works on	*/ +#define CONFIG_SYS_MEMTEST_END		0x0C00000	/* 4 ... 12 MB in DRAM	*/ -#define CFG_LOAD_ADDR		0x100000	/* default load address */ -#define CFG_EXTBDINFO		1	/* To use extended board_into (bd_t) */ +#define CONFIG_SYS_LOAD_ADDR		0x100000	/* default load address */ +#define CONFIG_SYS_EXTBDINFO		1	/* To use extended board_into (bd_t) */ -#define CFG_HZ		1000		/* decrementer freq: 1 ms ticks */ +#define CONFIG_SYS_HZ		1000		/* decrementer freq: 1 ms ticks */  /*----------------------------------------------------------------------- @@ -242,20 +242,20 @@ extern void out32(unsigned int, unsigned long);  #define CONFIG_PCI				    /* include pci support		*/  #define CONFIG_PCI_PNP				/* do pci plug-and-play		*/  #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup	*/ -#define CFG_PCI_TARGBASE    0x80000000	/* PCIaddr mapped to CFG_PCI_MEMBASE */ +#define CONFIG_SYS_PCI_TARGBASE    0x80000000	/* PCIaddr mapped to CONFIG_SYS_PCI_MEMBASE */  /* Board-specific PCI */ -#define CFG_PCI_TARGET_INIT		    /* let board init pci target    */ +#define CONFIG_SYS_PCI_TARGET_INIT		    /* let board init pci target    */ -#define CFG_PCI_SUBSYS_VENDORID 0x1014	/* IBM */ -#define CFG_PCI_SUBSYS_DEVICEID 0xcafe	/* Whatever */ -#define CFG_PCI_FORCE_PCI_CONV          /* Force PCI Conventional Mode */ +#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1014	/* IBM */ +#define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0xcafe	/* Whatever */ +#define CONFIG_SYS_PCI_FORCE_PCI_CONV          /* Force PCI Conventional Mode */  /*   * For booting Linux, the board info and command line data   * have to be in the first 8 MB of memory, since this is   * the maximum mapped by the Linux kernel during initialization.   */ -#define CFG_BOOTMAPSZ		(8 << 20)	/* Initial Memory map for Linux */ +#define CONFIG_SYS_BOOTMAPSZ		(8 << 20)	/* Initial Memory map for Linux */  /*   * Internal Definitions |