diff options
Diffstat (limited to 'include/configs/W7OLMG.h')
| -rw-r--r-- | include/configs/W7OLMG.h | 158 | 
1 files changed, 79 insertions, 79 deletions
| diff --git a/include/configs/W7OLMG.h b/include/configs/W7OLMG.h index c3b39f218..226033831 100644 --- a/include/configs/W7OLMG.h +++ b/include/configs/W7OLMG.h @@ -63,7 +63,7 @@  #define CONFIG_SERVERIP		192.168.1.2  #define CONFIG_LOADS_ECHO	1		/* echo on for serial download	*/ -#undef CFG_LOADS_BAUD_CHANGE			/* disallow baudrate change	*/ +#undef CONFIG_SYS_LOADS_BAUD_CHANGE			/* disallow baudrate change	*/  #define CONFIG_MII		1		/* MII PHY management		*/  #define CONFIG_PHY_ADDR		0		/* PHY address			*/ @@ -71,9 +71,9 @@  #define CONFIG_RTC_M48T35A	1		/* ST Electronics M48 timekeeper */  #define CONFIG_DTT_LM75     1                /* ON Semi's LM75 */  #define CONFIG_DTT_SENSORS  {2, 4}           /* Sensor addresses */ -#define CFG_DTT_MAX_TEMP	70 -#define CFG_DTT_LOW_TEMP	-30 -#define CFG_DTT_HYSTERESIS	3 +#define CONFIG_SYS_DTT_MAX_TEMP	70 +#define CONFIG_SYS_DTT_LOW_TEMP	-30 +#define CONFIG_SYS_DTT_HYSTERESIS	3  /* @@ -112,38 +112,38 @@  /*   * Miscellaneous configurable options   */ -#define CFG_LONGHELP				/* undef to save memory		*/ -#define CFG_PROMPT		"Wave7Optics> " /* Monitor Command Prompt	*/ -#undef  CFG_HUSH_PARSER				/* No hush parse for U-Boot       */ -#ifdef  CFG_HUSH_PARSER -#define CFG_PROMPT_HUSH_PS2     "> " +#define CONFIG_SYS_LONGHELP				/* undef to save memory		*/ +#define CONFIG_SYS_PROMPT		"Wave7Optics> " /* Monitor Command Prompt	*/ +#undef  CONFIG_SYS_HUSH_PARSER				/* No hush parse for U-Boot       */ +#ifdef  CONFIG_SYS_HUSH_PARSER +#define CONFIG_SYS_PROMPT_HUSH_PS2     "> "  #endif  #if defined(CONFIG_CMD_KGDB) -#define CFG_CBSIZE		1024		/* Console I/O Buffer Size	*/ +#define CONFIG_SYS_CBSIZE		1024		/* Console I/O Buffer Size	*/  #else -#define CFG_CBSIZE		256		/* Console I/O Buffer Size	*/ +#define CONFIG_SYS_CBSIZE		256		/* Console I/O Buffer Size	*/  #endif -#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size	*/ -#define CFG_MAXARGS		16		/* max number of command args	*/ -#define CFG_BARGSIZE		CFG_CBSIZE	/* Boot Argument Buffer Size	*/ +#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size	*/ +#define CONFIG_SYS_MAXARGS		16		/* max number of command args	*/ +#define CONFIG_SYS_BARGSIZE		CONFIG_SYS_CBSIZE	/* Boot Argument Buffer Size	*/ -#define CFG_MEMTEST_START	0x0400000	/* memtest works on		*/ -#define CFG_MEMTEST_END		0x0C00000	/* 4 ... 12 MB in DRAM		*/ +#define CONFIG_SYS_MEMTEST_START	0x0400000	/* memtest works on		*/ +#define CONFIG_SYS_MEMTEST_END		0x0C00000	/* 4 ... 12 MB in DRAM		*/ -#undef  CFG_EXT_SERIAL_CLOCK			/* external serial clock */ -#define CFG_405_UART_ERRATA_59			/* 405GP/CR Rev. D silicon */ -#define CFG_BASE_BAUD		384000 +#undef  CONFIG_SYS_EXT_SERIAL_CLOCK			/* external serial clock */ +#define CONFIG_SYS_405_UART_ERRATA_59			/* 405GP/CR Rev. D silicon */ +#define CONFIG_SYS_BASE_BAUD		384000  /* The following table includes the supported baudrates */ -#define CFG_BAUDRATE_TABLE	{9600} +#define CONFIG_SYS_BAUDRATE_TABLE	{9600} -#define CFG_CLKS_IN_HZ		1		/* everything, incl board info, in Hz */ +#define CONFIG_SYS_CLKS_IN_HZ		1		/* everything, incl board info, in Hz */ -#define CFG_LOAD_ADDR		0x100000	/* default load address		*/ -#define CFG_EXTBDINFO		1		/* use extended board_info (bd_t) */ +#define CONFIG_SYS_LOAD_ADDR		0x100000	/* default load address		*/ +#define CONFIG_SYS_EXTBDINFO		1		/* use extended board_info (bd_t) */ -#define CFG_HZ			1000		/* decrementer freq: 1 ms ticks */ +#define CONFIG_SYS_HZ			1000		/* decrementer freq: 1 ms ticks */  /*-----------------------------------------------------------------------   * PCI stuff @@ -157,14 +157,14 @@  #define CONFIG_PCI_HOST		PCI_HOST_AUTO	/* select pci host function	*/  #define CONFIG_PCI_PNP				/* pci plug-and-play		*/  /* resource configuration	*/ -#define CFG_PCI_SUBSYS_VENDORID 0x1014		/* PCI Vendor ID: IBM		*/ -#define CFG_PCI_SUBSYS_DEVICEID 0x0156		/* PCI Device ID: 405GP		*/ -#define CFG_PCI_PTM1LA		0x00000000	/* point to sdram		*/ -#define CFG_PCI_PTM1MS		0x80000001	/* 2GB, enable hard-wired to 1	*/ -#define CFG_PCI_PTM1PCI		0x00000000      /* Host: use this pci address   */ -#define CFG_PCI_PTM2LA		0x00000000	/* disabled			*/ -#define CFG_PCI_PTM2MS		0x00000000	/* disabled			*/ -#define CFG_PCI_PTM2PCI		0x00000000      /* Host: use this pci address   */ +#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1014		/* PCI Vendor ID: IBM		*/ +#define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0x0156		/* PCI Device ID: 405GP		*/ +#define CONFIG_SYS_PCI_PTM1LA		0x00000000	/* point to sdram		*/ +#define CONFIG_SYS_PCI_PTM1MS		0x80000001	/* 2GB, enable hard-wired to 1	*/ +#define CONFIG_SYS_PCI_PTM1PCI		0x00000000      /* Host: use this pci address   */ +#define CONFIG_SYS_PCI_PTM2LA		0x00000000	/* disabled			*/ +#define CONFIG_SYS_PCI_PTM2MS		0x00000000	/* disabled			*/ +#define CONFIG_SYS_PCI_PTM2PCI		0x00000000      /* Host: use this pci address   */  /*-----------------------------------------------------------------------   * Set up values for external bus controller @@ -175,94 +175,94 @@  #define CONFIG_USE_PERWE 1  /* use on chip memory ( OCM ) for temperary stack until sdram is tested */ -#define CFG_TEMP_STACK_OCM        1 +#define CONFIG_SYS_TEMP_STACK_OCM        1  /* bank 0 is boot flash */  /* BME=0,TWT=6,CSN=1,OEN=1,WBN=0,WBF=0,TH=2,RE=0,SOR=0,BEM=1,PEN=0 */ -#define CFG_W7O_EBC_PB0AP   0x03050440 +#define CONFIG_SYS_W7O_EBC_PB0AP   0x03050440  /* BAS=0xFFE,BS=0x1(2MB),BU=0x3(R/W),BW=0x0(8 bits) */ -#define CFG_W7O_EBC_PB0CR   0xFFE38000 +#define CONFIG_SYS_W7O_EBC_PB0CR   0xFFE38000  /* bank 1 is main flash */  /* BME=0,TWT=9,CSN=1,OEN=1,WBN=0,WBF=0,TH=1,RE=0,SOR=0,BEM=1,PEN=0 */ -#define CFG_EBC_PB1AP   0x04850240 +#define CONFIG_SYS_EBC_PB1AP   0x04850240  /* BAS=0xF00,BS=0x7(128MB),BU=0x3(R/W),BW=0x10(32 bits) */ -#define CFG_EBC_PB1CR   0xF00FC000 +#define CONFIG_SYS_EBC_PB1CR   0xF00FC000  /* bank 2 is RTC/NVRAM */  /* BME=0,TWT=6,CSN=0,OEN=0,WBN=0,WBF=0,TH=2,RE=0,SOR=0,BEM=1,PEN=0 */ -#define CFG_EBC_PB2AP   0x03000440 +#define CONFIG_SYS_EBC_PB2AP   0x03000440  /* BAS=0xFC0,BS=0x0(1MB),BU=0x3(R/W),BW=0x0(8 bits) */ -#define CFG_EBC_PB2CR   0xFC018000 +#define CONFIG_SYS_EBC_PB2CR   0xFC018000  /* bank 3 is FPGA 0 */  /* BME=0,TWT=4,CSN=0,OEN=0,WBN=0,WBF=0,TH=2,RE=0,SOR=0,BEM=0,PEN=0 */ -#define CFG_EBC_PB3AP   0x02000400 +#define CONFIG_SYS_EBC_PB3AP   0x02000400  /* BAS=0xFD0,BS=0x0(1MB),BU=0x3(R/W),BW=0x1(16 bits) */ -#define CFG_EBC_PB3CR   0xFD01A000 +#define CONFIG_SYS_EBC_PB3CR   0xFD01A000  /* bank 4 is SAM 8 bit range */  /* BME=,TWT=,CSN=,OEN=,WBN=,WBF=,TH=,RE=,SOR=,BEM=,PEN= */ -#define CFG_EBC_PB4AP   0x02840380 +#define CONFIG_SYS_EBC_PB4AP   0x02840380  /* BAS=,BS=,BU=0x3(R/W),BW=0x0(8 bits) */ -#define CFG_EBC_PB4CR   0xFE878000 +#define CONFIG_SYS_EBC_PB4CR   0xFE878000  /* bank 5 is SAM 16 bit range */  /* BME=0,TWT=10,CSN=2,OEN=0,WBN=0,WBF=0,TH=6,RE=1,SOR=1,BEM=0,PEN=0 */ -#define CFG_EBC_PB5AP   0x05040d80 +#define CONFIG_SYS_EBC_PB5AP   0x05040d80  /* BAS=,BS=,BU=0x3(R/W),BW=0x1(16 bits) */ -#define CFG_EBC_PB5CR   0xFD87A000 +#define CONFIG_SYS_EBC_PB5CR   0xFD87A000  /* bank 6 is unused */  /* pb6ap = 0 */ -#define CFG_EBC_PB6AP   0x00000000 +#define CONFIG_SYS_EBC_PB6AP   0x00000000  /* pb6cr = 0 */ -#define CFG_EBC_PB6CR   0x00000000 +#define CONFIG_SYS_EBC_PB6CR   0x00000000  /* bank 7 is LED register */  /* BME=0,TWT=6,CSN=1,OEN=1,WBN=0,WBF=0,TH=2,RE=0,SOR=0,BEM=1,PEN=0 */ -#define CFG_W7O_EBC_PB7AP   0x03050440 +#define CONFIG_SYS_W7O_EBC_PB7AP   0x03050440  /* BAS=0xFE0,BS=0x0(1MB),BU=0x3(R/W),BW=0x2(32 bits) */ -#define CFG_W7O_EBC_PB7CR   0xFE01C000 +#define CONFIG_SYS_W7O_EBC_PB7CR   0xFE01C000  /*-----------------------------------------------------------------------   * Start addresses for the final memory configuration   * (Set up by the startup code) - * Please note that CFG_SDRAM_BASE _must_ start at 0 + * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0   */ -#define CFG_SDRAM_BASE		0x00000000 -#define CFG_FLASH_BASE		0xFFFC0000 -#define CFG_MONITOR_BASE	CFG_FLASH_BASE -#define CFG_MONITOR_LEN		(256 * 1024)	/* Reserve 196 kB for Monitor	*/ -#define CFG_MALLOC_LEN		(128 * 1024)	/* Reserve 128 kB for malloc()	*/ +#define CONFIG_SYS_SDRAM_BASE		0x00000000 +#define CONFIG_SYS_FLASH_BASE		0xFFFC0000 +#define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_FLASH_BASE +#define CONFIG_SYS_MONITOR_LEN		(256 * 1024)	/* Reserve 196 kB for Monitor	*/ +#define CONFIG_SYS_MALLOC_LEN		(128 * 1024)	/* Reserve 128 kB for malloc()	*/  /*   * For booting Linux, the board info and command line data   * have to be in the first 8 MB of memory, since this is   * the maximum mapped by the Linux kernel during initialization.   */ -#define CFG_BOOTMAPSZ		(8 << 20)	/* Initial Memory map for Linux */ +#define CONFIG_SYS_BOOTMAPSZ		(8 << 20)	/* Initial Memory map for Linux */  /*-----------------------------------------------------------------------   * FLASH organization   */ -#define CFG_MAX_FLASH_BANKS	2		/* max number of memory banks	*/ -#define CFG_MAX_FLASH_SECT	256		/* max number of sec on 1 chip	*/ +#define CONFIG_SYS_MAX_FLASH_BANKS	2		/* max number of memory banks	*/ +#define CONFIG_SYS_MAX_FLASH_SECT	256		/* max number of sec on 1 chip	*/ -#define CFG_FLASH_ERASE_TOUT	120000		/* Timeout, Flash Erase, in ms	*/ -#define CFG_FLASH_WRITE_TOUT	500		/* Timeout, Flash Write, in ms	*/ -#define CFG_FLASH_PROTECTION	1		/* Use real Flash protection	*/ +#define CONFIG_SYS_FLASH_ERASE_TOUT	120000		/* Timeout, Flash Erase, in ms	*/ +#define CONFIG_SYS_FLASH_WRITE_TOUT	500		/* Timeout, Flash Write, in ms	*/ +#define CONFIG_SYS_FLASH_PROTECTION	1		/* Use real Flash protection	*/  #if 1 /* Use NVRAM for environment variables */  /*-----------------------------------------------------------------------   * NVRAM organization   */  #define CONFIG_ENV_IS_IN_NVRAM	1		/* use NVRAM for env vars	*/ -#define CFG_NVRAM_BASE_ADDR	0xfc000000	/* NVRAM base address		*/ -#define CFG_NVRAM_SIZE		(32*1024)	/* NVRAM size			*/ +#define CONFIG_SYS_NVRAM_BASE_ADDR	0xfc000000	/* NVRAM base address		*/ +#define CONFIG_SYS_NVRAM_SIZE		(32*1024)	/* NVRAM size			*/  #define CONFIG_ENV_SIZE		0x1000		/* Size of Environment vars	*/  /*define CONFIG_ENV_ADDR		 \ -	(CFG_NVRAM_BASE_ADDR+CFG_NVRAM_SIZE-CONFIG_ENV_SIZE) Env  */ -#define CONFIG_ENV_ADDR		CFG_NVRAM_BASE_ADDR +	(CONFIG_SYS_NVRAM_BASE_ADDR+CONFIG_SYS_NVRAM_SIZE-CONFIG_ENV_SIZE) Env  */ +#define CONFIG_ENV_ADDR		CONFIG_SYS_NVRAM_BASE_ADDR  #else /* Use Boot Flash for environment variables */  /*----------------------------------------------------------------------- @@ -279,13 +279,13 @@   * I2C EEPROM (ATMEL 24C04N)   */  #define CONFIG_HARD_I2C		1		/* Hardware assisted I2C	*/ -#define CFG_I2C_SPEED		400000		/* I2C speed and slave address */ -#define CFG_I2C_SLAVE		0x7F +#define CONFIG_SYS_I2C_SPEED		400000		/* I2C speed and slave address */ +#define CONFIG_SYS_I2C_SLAVE		0x7F -#define CFG_I2C_EEPROM_ADDR	0x50		/* EEPROM ATMEL 24C04N		*/ -#define CFG_I2C_EEPROM_ADDR_LEN	1		/* Bytes of address		*/ -#define CFG_EEPROM_PAGE_WRITE_BITS 3 -#define CFG_I2C_MULTI_EEPROMS +#define CONFIG_SYS_I2C_EEPROM_ADDR	0x50		/* EEPROM ATMEL 24C04N		*/ +#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN	1		/* Bytes of address		*/ +#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3 +#define CONFIG_SYS_I2C_MULTI_EEPROMS  /*-----------------------------------------------------------------------   * Definitions for Serial Presence Detect EEPROM address   * (to get SDRAM settings) @@ -299,17 +299,17 @@  #define FLASH_BASE1_PRELIM	0xF0000000	/* FLASH bank #1		*/  /* On Chip Memory location */ -#define CFG_OCM_DATA_ADDR	0xF8000000 -#define CFG_OCM_DATA_SIZE	0x1000 +#define CONFIG_SYS_OCM_DATA_ADDR	0xF8000000 +#define CONFIG_SYS_OCM_DATA_SIZE	0x1000  /*-----------------------------------------------------------------------   * Definitions for initial stack pointer and data area (in RAM)   */ -#define CFG_INIT_RAM_ADDR	CFG_OCM_DATA_ADDR /* inside of SDRAM		*/ -#define CFG_INIT_RAM_END	CFG_OCM_DATA_SIZE /* End of used area in RAM	*/ -#define CFG_GBL_DATA_SIZE	64		/* size in bytes reserved for initial data */ -#define CFG_GBL_DATA_OFFSET	(CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE) -#define CFG_INIT_SP_OFFSET	CFG_GBL_DATA_OFFSET +#define CONFIG_SYS_INIT_RAM_ADDR	CONFIG_SYS_OCM_DATA_ADDR /* inside of SDRAM		*/ +#define CONFIG_SYS_INIT_RAM_END	CONFIG_SYS_OCM_DATA_SIZE /* End of used area in RAM	*/ +#define CONFIG_SYS_GBL_DATA_SIZE	64		/* size in bytes reserved for initial data */ +#define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE) +#define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET  /* @@ -328,7 +328,7 @@  /*   * FPGA(s) configuration   */ -#define CFG_FPGA_IMAGE_LEN	0x80000		/* 512KB FPGA image		*/ +#define CONFIG_SYS_FPGA_IMAGE_LEN	0x80000		/* 512KB FPGA image		*/  #define CONFIG_NUM_FPGAS	1		/* Number of FPGAs on board	*/  #define CONFIG_MAX_FPGAS	6		/* Maximum number of FPGAs	*/  #define CONFIG_FPGAS_BASE	0xFD000000L	/* Base address of FPGAs	*/ |