diff options
Diffstat (limited to 'include/configs/Total5200.h')
| -rw-r--r-- | include/configs/Total5200.h | 194 | 
1 files changed, 97 insertions, 97 deletions
| diff --git a/include/configs/Total5200.h b/include/configs/Total5200.h index 19b3be7db..75d1985ff 100644 --- a/include/configs/Total5200.h +++ b/include/configs/Total5200.h @@ -43,7 +43,7 @@  #define CONFIG_MPC5xxx		1	/* This is an MPC5xxx CPU */  #define CONFIG_TOTAL5200	1	/* ... on Total5200 board */ -#define CFG_MPC5XXX_CLKIN	33000000 /* ... running at 33.000000MHz */ +#define CONFIG_SYS_MPC5XXX_CLKIN	33000000 /* ... running at 33.000000MHz */  #define BOOTFLAG_COLD		0x01	/* Normal Power-On: Boot from FLASH  */  #define BOOTFLAG_WARM		0x02	/* Software reboot	     */ @@ -55,7 +55,7 @@   */  #define CONFIG_PSC_CONSOLE	3	/* console is on PSC3 */  #define CONFIG_BAUDRATE		115200	/* ... at 115200 bps */ -#define CFG_BAUDRATE_TABLE	{ 9600, 19200, 38400, 57600, 115200, 230400 } +#define CONFIG_SYS_BAUDRATE_TABLE	{ 9600, 19200, 38400, 57600, 115200, 230400 }  /*   * Video console @@ -95,7 +95,7 @@  #define CONFIG_NET_MULTI	1  #define CONFIG_MII		1  #define CONFIG_EEPRO100		1 -#define CFG_RX_ETH_BUFFER	8  /* use 8 rx buffer on eepro100  */ +#define CONFIG_SYS_RX_ETH_BUFFER	8  /* use 8 rx buffer on eepro100  */  #define CONFIG_NS8382X		1  #else	/* MGT5100 */ @@ -141,7 +141,7 @@  #if (TEXT_BASE == 0xFE000000)		/* Boot low */ -#   define CFG_LOWBOOT		1 +#   define CONFIG_SYS_LOWBOOT		1  #endif  /* @@ -180,54 +180,54 @@  /*   * IPB Bus clocking configuration.   */ -#undef CFG_IPBCLK_EQUALS_XLBCLK		/* define for 133MHz speed */ +#undef CONFIG_SYS_IPBCLK_EQUALS_XLBCLK		/* define for 133MHz speed */  #endif  /*   * I2C configuration   */  #define CONFIG_HARD_I2C		1	/* I2C with hardware support */ -#define CFG_I2C_MODULE		1	/* Select I2C module #1 or #2 */ +#define CONFIG_SYS_I2C_MODULE		1	/* Select I2C module #1 or #2 */ -#define CFG_I2C_SPEED		100000 /* 100 kHz */ -#define CFG_I2C_SLAVE		0x7F +#define CONFIG_SYS_I2C_SPEED		100000 /* 100 kHz */ +#define CONFIG_SYS_I2C_SLAVE		0x7F  /*   * EEPROM configuration   */ -#define CFG_I2C_EEPROM_ADDR		0x50	/* 1010000x */ -#define CFG_I2C_EEPROM_ADDR_LEN		1 -#define CFG_EEPROM_PAGE_WRITE_BITS	3 -#define CFG_EEPROM_PAGE_WRITE_DELAY_MS	70 +#define CONFIG_SYS_I2C_EEPROM_ADDR		0x50	/* 1010000x */ +#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN		1 +#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS	3 +#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS	70  /*   * Flash configuration   */ -#define CFG_FLASH_CFI		1	/* Flash is CFI conformant */ +#define CONFIG_SYS_FLASH_CFI		1	/* Flash is CFI conformant */  #define CONFIG_FLASH_CFI_DRIVER	1	/* Use the common driver */  #if CONFIG_TOTAL5200_REV==2 -#   define CFG_MAX_FLASH_BANKS	3	/* max num of flash banks */ -#   define CFG_FLASH_BANKS_LIST { CFG_CS5_START, CFG_CS4_START, CFG_BOOTCS_START } +#   define CONFIG_SYS_MAX_FLASH_BANKS	3	/* max num of flash banks */ +#   define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_CS5_START, CONFIG_SYS_CS4_START, CONFIG_SYS_BOOTCS_START }  #else -#   define CFG_MAX_FLASH_BANKS	1	/* max num of flash banks  */ -#   define CFG_FLASH_BANKS_LIST { CFG_BOOTCS_START } +#   define CONFIG_SYS_MAX_FLASH_BANKS	1	/* max num of flash banks  */ +#   define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_BOOTCS_START }  #endif -#define CFG_FLASH_EMPTY_INFO -#define CFG_MAX_FLASH_SECT	128	/* max num of sects on one chip */ +#define CONFIG_SYS_FLASH_EMPTY_INFO +#define CONFIG_SYS_MAX_FLASH_SECT	128	/* max num of sects on one chip */  #if CONFIG_TOTAL5200_REV==1 -#   define CFG_FLASH_BASE	0xFE000000 -#   define CFG_FLASH_SIZE	0x02000000 +#   define CONFIG_SYS_FLASH_BASE	0xFE000000 +#   define CONFIG_SYS_FLASH_SIZE	0x02000000  #elif CONFIG_TOTAL5200_REV==2 -#   define CFG_FLASH_BASE	0xFA000000 -#   define CFG_FLASH_SIZE	0x06000000 +#   define CONFIG_SYS_FLASH_BASE	0xFA000000 +#   define CONFIG_SYS_FLASH_SIZE	0x06000000  #endif /* CONFIG_TOTAL5200_REV */ -#if defined(CFG_LOWBOOT) +#if defined(CONFIG_SYS_LOWBOOT)  #   define CONFIG_ENV_ADDR		0xFE040000 -#else	/* CFG_LOWBOOT */ +#else	/* CONFIG_SYS_LOWBOOT */  #   define CONFIG_ENV_ADDR		0xFFF40000 -#endif	/* CFG_LOWBOOT */ +#endif	/* CONFIG_SYS_LOWBOOT */  /*   * Environment settings @@ -240,29 +240,29 @@  /*   * Memory map   */ -#define CFG_SDRAM_BASE		0x00000000 -#define CFG_DEFAULT_MBAR	0x80000000 -#define CFG_MBAR		0xF0000000	/*   64 kB */ -#define CFG_FPGA_BASE		0xF0010000	/*   64 kB */ -#define CFG_CPLD_BASE		0xF0020000	/*   64 kB */ -#define CFG_LCD_BASE		0xF1000000	/* 4096 kB */ +#define CONFIG_SYS_SDRAM_BASE		0x00000000 +#define CONFIG_SYS_DEFAULT_MBAR	0x80000000 +#define CONFIG_SYS_MBAR		0xF0000000	/*   64 kB */ +#define CONFIG_SYS_FPGA_BASE		0xF0010000	/*   64 kB */ +#define CONFIG_SYS_CPLD_BASE		0xF0020000	/*   64 kB */ +#define CONFIG_SYS_LCD_BASE		0xF1000000	/* 4096 kB */  /* Use SRAM until RAM will be available */ -#define CFG_INIT_RAM_ADDR	MPC5XXX_SRAM -#define CFG_INIT_RAM_END	MPC5XXX_SRAM_SIZE	/* End of used area in DPRAM */ +#define CONFIG_SYS_INIT_RAM_ADDR	MPC5XXX_SRAM +#define CONFIG_SYS_INIT_RAM_END	MPC5XXX_SRAM_SIZE	/* End of used area in DPRAM */ -#define CFG_GBL_DATA_SIZE	128	/* size in bytes reserved for initial data */ -#define CFG_GBL_DATA_OFFSET	(CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE) -#define CFG_INIT_SP_OFFSET	CFG_GBL_DATA_OFFSET +#define CONFIG_SYS_GBL_DATA_SIZE	128	/* size in bytes reserved for initial data */ +#define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE) +#define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET -#define CFG_MONITOR_BASE    TEXT_BASE -#if (CFG_MONITOR_BASE < CFG_FLASH_BASE) -#   define CFG_RAMBOOT		1 +#define CONFIG_SYS_MONITOR_BASE    TEXT_BASE +#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) +#   define CONFIG_SYS_RAMBOOT		1  #endif -#define CFG_MONITOR_LEN		(192 << 10)	/* Reserve 192 kB for Monitor	*/ -#define CFG_MALLOC_LEN		(128 << 10)	/* Reserve 128 kB for malloc()	*/ -#define CFG_BOOTMAPSZ		(8 << 20)	/* Initial Memory map for Linux */ +#define CONFIG_SYS_MONITOR_LEN		(192 << 10)	/* Reserve 192 kB for Monitor	*/ +#define CONFIG_SYS_MALLOC_LEN		(128 << 10)	/* Reserve 128 kB for malloc()	*/ +#define CONFIG_SYS_BOOTMAPSZ		(8 << 20)	/* Initial Memory map for Linux */  /*   * Ethernet configuration @@ -293,32 +293,32 @@   * PSC1:  reset default, changed in AC'97 driver                 000   *   */ -#define CFG_GPS_PORT_CONFIG	0x00000C10 +#define CONFIG_SYS_GPS_PORT_CONFIG	0x00000C10  /*   * Miscellaneous configurable options   */ -#define CFG_LONGHELP			/* undef to save memory	    */ -#define CFG_PROMPT		"=> "	/* Monitor Command Prompt   */ +#define CONFIG_SYS_LONGHELP			/* undef to save memory	    */ +#define CONFIG_SYS_PROMPT		"=> "	/* Monitor Command Prompt   */  #if defined(CONFIG_CMD_KGDB) -#define CFG_CBSIZE		1024	/* Console I/O Buffer Size  */ +#define CONFIG_SYS_CBSIZE		1024	/* Console I/O Buffer Size  */  #else -#define CFG_CBSIZE		256	/* Console I/O Buffer Size  */ +#define CONFIG_SYS_CBSIZE		256	/* Console I/O Buffer Size  */  #endif -#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16)	/* Print Buffer Size */ -#define CFG_MAXARGS		16		/* max number of command args	*/ -#define CFG_BARGSIZE		CFG_CBSIZE	/* Boot Argument Buffer Size	*/ +#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)	/* Print Buffer Size */ +#define CONFIG_SYS_MAXARGS		16		/* max number of command args	*/ +#define CONFIG_SYS_BARGSIZE		CONFIG_SYS_CBSIZE	/* Boot Argument Buffer Size	*/ -#define CFG_MEMTEST_START	0x00100000	/* memtest works on */ -#define CFG_MEMTEST_END		0x00f00000	/* 1 ... 15 MB in DRAM	*/ +#define CONFIG_SYS_MEMTEST_START	0x00100000	/* memtest works on */ +#define CONFIG_SYS_MEMTEST_END		0x00f00000	/* 1 ... 15 MB in DRAM	*/ -#define CFG_LOAD_ADDR		0x100000	/* default load address */ +#define CONFIG_SYS_LOAD_ADDR		0x100000	/* default load address */ -#define CFG_HZ			1000	/* decrementer freq: 1 ms ticks */ +#define CONFIG_SYS_HZ			1000	/* decrementer freq: 1 ms ticks */ -#define CFG_CACHELINE_SIZE	32	/* For MPC5xxx CPUs */ +#define CONFIG_SYS_CACHELINE_SIZE	32	/* For MPC5xxx CPUs */  #if defined(CONFIG_CMD_KGDB) -#  define CFG_CACHELINE_SHIFT	5	/* log base 2 of the above value */ +#  define CONFIG_SYS_CACHELINE_SHIFT	5	/* log base 2 of the above value */  #endif @@ -326,11 +326,11 @@   * Various low-level settings   */  #if defined(CONFIG_MPC5200) -#define CFG_HID0_INIT		HID0_ICE | HID0_ICFI -#define CFG_HID0_FINAL		HID0_ICE +#define CONFIG_SYS_HID0_INIT		HID0_ICE | HID0_ICFI +#define CONFIG_SYS_HID0_FINAL		HID0_ICE  #else -#define CFG_HID0_INIT		0 -#define CFG_HID0_FINAL		0 +#define CONFIG_SYS_HID0_INIT		0 +#define CONFIG_SYS_HID0_FINAL		0  #endif  #if defined (CONFIG_MGT5100) @@ -338,43 +338,43 @@  #endif  #if CONFIG_TOTAL5200_REV==1 -#   define CFG_BOOTCS_START	CFG_FLASH_BASE -#   define CFG_BOOTCS_SIZE	0x02000000	/* 32 MB */ -#   define CFG_BOOTCS_CFG	0x0004DF00	/* 4WS, MX, AL, CE, AS_25, DS_32 */ -#   define CFG_CS0_START	CFG_FLASH_BASE -#   define CFG_CS0_SIZE		0x02000000	/* 32 MB */ +#   define CONFIG_SYS_BOOTCS_START	CONFIG_SYS_FLASH_BASE +#   define CONFIG_SYS_BOOTCS_SIZE	0x02000000	/* 32 MB */ +#   define CONFIG_SYS_BOOTCS_CFG	0x0004DF00	/* 4WS, MX, AL, CE, AS_25, DS_32 */ +#   define CONFIG_SYS_CS0_START	CONFIG_SYS_FLASH_BASE +#   define CONFIG_SYS_CS0_SIZE		0x02000000	/* 32 MB */  #else -#   define CFG_BOOTCS_START	(CFG_CS4_START + CFG_CS4_SIZE) -#   define CFG_BOOTCS_SIZE	0x02000000	/* 32 MB */ -#   define CFG_BOOTCS_CFG	0x0004DF00	/* 4WS, MX, AL, CE, AS_25, DS_32 */ -#   define CFG_CS4_START	(CFG_CS5_START + CFG_CS5_SIZE) -#   define CFG_CS4_SIZE		0x02000000	/* 32 MB */ -#   define CFG_CS4_CFG		0x0004DF00	/* 4WS, MX, AL, CE, AS_25, DS_32 */ -#   define CFG_CS5_START	CFG_FLASH_BASE -#   define CFG_CS5_SIZE		0x02000000	/* 32 MB */ -#   define CFG_CS5_CFG		0x0004DF00	/* 4WS, MX, AL, CE, AS_25, DS_32 */ +#   define CONFIG_SYS_BOOTCS_START	(CONFIG_SYS_CS4_START + CONFIG_SYS_CS4_SIZE) +#   define CONFIG_SYS_BOOTCS_SIZE	0x02000000	/* 32 MB */ +#   define CONFIG_SYS_BOOTCS_CFG	0x0004DF00	/* 4WS, MX, AL, CE, AS_25, DS_32 */ +#   define CONFIG_SYS_CS4_START	(CONFIG_SYS_CS5_START + CONFIG_SYS_CS5_SIZE) +#   define CONFIG_SYS_CS4_SIZE		0x02000000	/* 32 MB */ +#   define CONFIG_SYS_CS4_CFG		0x0004DF00	/* 4WS, MX, AL, CE, AS_25, DS_32 */ +#   define CONFIG_SYS_CS5_START	CONFIG_SYS_FLASH_BASE +#   define CONFIG_SYS_CS5_SIZE		0x02000000	/* 32 MB */ +#   define CONFIG_SYS_CS5_CFG		0x0004DF00	/* 4WS, MX, AL, CE, AS_25, DS_32 */  #endif -#define CFG_CS1_START		CFG_FPGA_BASE -#define CFG_CS1_SIZE		0x00010000	/* 64 kB */ -#define CFG_CS1_CFG		0x0019FF00	/* 25WS, MX, AL, AA, CE, AS_25, DS_32 */ +#define CONFIG_SYS_CS1_START		CONFIG_SYS_FPGA_BASE +#define CONFIG_SYS_CS1_SIZE		0x00010000	/* 64 kB */ +#define CONFIG_SYS_CS1_CFG		0x0019FF00	/* 25WS, MX, AL, AA, CE, AS_25, DS_32 */ -#define CFG_CS2_START		CFG_LCD_BASE -#define CFG_CS2_SIZE		0x00400000	/* 4096 kB */ -#define CFG_CS2_CFG		0x0032FD0C	/* 50WS, MX, AL, AA, CE, AS_25, DS_16, endian swapping */ +#define CONFIG_SYS_CS2_START		CONFIG_SYS_LCD_BASE +#define CONFIG_SYS_CS2_SIZE		0x00400000	/* 4096 kB */ +#define CONFIG_SYS_CS2_CFG		0x0032FD0C	/* 50WS, MX, AL, AA, CE, AS_25, DS_16, endian swapping */  #if CONFIG_TOTAL5200_REV==1 -#   define CFG_CS3_START	CFG_CPLD_BASE -#   define CFG_CS3_SIZE		0x00010000	/* 64 kB */ -#   define CFG_CS3_CFG		0x000ADF00	/* 10WS, MX, AL, CE, AS_25, DS_32 */ +#   define CONFIG_SYS_CS3_START	CONFIG_SYS_CPLD_BASE +#   define CONFIG_SYS_CS3_SIZE		0x00010000	/* 64 kB */ +#   define CONFIG_SYS_CS3_CFG		0x000ADF00	/* 10WS, MX, AL, CE, AS_25, DS_32 */  #else -#   define CFG_CS3_START	CFG_CPLD_BASE -#   define CFG_CS3_SIZE		0x00010000	/* 64 kB */ -#   define CFG_CS3_CFG		0x000AD800	/* 10WS, MX, AL, CE, AS_24, DS_8 */ +#   define CONFIG_SYS_CS3_START	CONFIG_SYS_CPLD_BASE +#   define CONFIG_SYS_CS3_SIZE		0x00010000	/* 64 kB */ +#   define CONFIG_SYS_CS3_CFG		0x000AD800	/* 10WS, MX, AL, CE, AS_24, DS_8 */  #endif -#define CFG_CS_BURST		0x00000000 -#define CFG_CS_DEADCYCLE	0x33333333 +#define CONFIG_SYS_CS_BURST		0x00000000 +#define CONFIG_SYS_CS_DEADCYCLE	0x33333333  /*-----------------------------------------------------------------------   * USB stuff @@ -396,23 +396,23 @@  #define	CONFIG_IDE_RESET		/* reset for ide supported	*/  #define CONFIG_IDE_PREINIT -#define CFG_IDE_MAXBUS		1	/* max. 1 IDE bus		*/ -#define CFG_IDE_MAXDEVICE	1	/* max. 1 drive per IDE bus	*/ +#define CONFIG_SYS_IDE_MAXBUS		1	/* max. 1 IDE bus		*/ +#define CONFIG_SYS_IDE_MAXDEVICE	1	/* max. 1 drive per IDE bus	*/ -#define CFG_ATA_IDE0_OFFSET	0x0000 +#define CONFIG_SYS_ATA_IDE0_OFFSET	0x0000 -#define CFG_ATA_BASE_ADDR	MPC5XXX_ATA +#define CONFIG_SYS_ATA_BASE_ADDR	MPC5XXX_ATA  /* Offset for data I/O			*/ -#define CFG_ATA_DATA_OFFSET	(0x0060) +#define CONFIG_SYS_ATA_DATA_OFFSET	(0x0060)  /* Offset for normal register accesses	*/ -#define CFG_ATA_REG_OFFSET	(CFG_ATA_DATA_OFFSET) +#define CONFIG_SYS_ATA_REG_OFFSET	(CONFIG_SYS_ATA_DATA_OFFSET)  /* Offset for alternate registers	*/ -#define CFG_ATA_ALT_OFFSET	(0x005C) +#define CONFIG_SYS_ATA_ALT_OFFSET	(0x005C)  /* Interval between registers                                                */ -#define CFG_ATA_STRIDE          4 +#define CONFIG_SYS_ATA_STRIDE          4  #endif /* __CONFIG_H */ |