diff options
Diffstat (limited to 'include/configs/MPC8610HPCD.h')
| -rw-r--r-- | include/configs/MPC8610HPCD.h | 342 | 
1 files changed, 171 insertions, 171 deletions
| diff --git a/include/configs/MPC8610HPCD.h b/include/configs/MPC8610HPCD.h index 4eee21ca8..678e1e151 100644 --- a/include/configs/MPC8610HPCD.h +++ b/include/configs/MPC8610HPCD.h @@ -31,10 +31,10 @@  #endif  #ifdef RUN_DIAG -#define CFG_DIAG_ADDR		0xff800000 +#define CONFIG_SYS_DIAG_ADDR		0xff800000  #endif -#define CFG_RESET_ADDRESS	0xfff00100 +#define CONFIG_SYS_RESET_ADDRESS	0xfff00100  #define CONFIG_PCI		1	/* Enable PCI/PCIE*/  #define CONFIG_PCI1		1	/* PCI controler 1 */ @@ -52,7 +52,7 @@  /*   * L2CR setup -- make sure this is right for your board!   */ -#define CFG_L2 +#define CONFIG_SYS_L2  #define L2_INIT		0  #define L2_ENABLE	(L2CR_L2E |0x00100000 ) @@ -63,22 +63,22 @@  #define CONFIG_BOARD_EARLY_INIT_F	1	/* Call board_pre_init */  #define CONFIG_MISC_INIT_R		1 -#define CFG_MEMTEST_START	0x00200000	/* memtest region */ -#define CFG_MEMTEST_END		0x00400000 +#define CONFIG_SYS_MEMTEST_START	0x00200000	/* memtest region */ +#define CONFIG_SYS_MEMTEST_END		0x00400000  /*   * Base addresses -- Note these are effective addresses where the   * actual resources get mapped (not physical addresses)   */ -#define CFG_CCSRBAR_DEFAULT	0xff700000	/* CCSRBAR Default */ -#define CFG_CCSRBAR		0xe0000000	/* relocated CCSRBAR */ -#define CFG_IMMR		CFG_CCSRBAR	/* PQII uses CFG_IMMR */ +#define CONFIG_SYS_CCSRBAR_DEFAULT	0xff700000	/* CCSRBAR Default */ +#define CONFIG_SYS_CCSRBAR		0xe0000000	/* relocated CCSRBAR */ +#define CONFIG_SYS_IMMR		CONFIG_SYS_CCSRBAR	/* PQII uses CONFIG_SYS_IMMR */ -#define CFG_PCI1_ADDR		(CFG_CCSRBAR+0x8000) -#define CFG_PCIE1_ADDR		(CFG_CCSRBAR+0xa000) -#define CFG_PCIE2_ADDR		(CFG_CCSRBAR+0x9000) +#define CONFIG_SYS_PCI1_ADDR		(CONFIG_SYS_CCSRBAR+0x8000) +#define CONFIG_SYS_PCIE1_ADDR		(CONFIG_SYS_CCSRBAR+0xa000) +#define CONFIG_SYS_PCIE2_ADDR		(CONFIG_SYS_CCSRBAR+0x9000) -#define CFG_DIU_ADDR		(CFG_CCSRBAR+0x2c000) +#define CONFIG_SYS_DIU_ADDR		(CONFIG_SYS_CCSRBAR+0x2c000)  /* DDR Setup */  #define CONFIG_FSL_DDR2 @@ -89,8 +89,8 @@  #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER	/* DDR controller or DMA? */  #define CONFIG_MEM_INIT_VALUE	0xDeadBeef -#define CFG_DDR_SDRAM_BASE	0x00000000	/* DDR is system memory*/ -#define CFG_SDRAM_BASE		CFG_DDR_SDRAM_BASE +#define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000	/* DDR is system memory*/ +#define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE  #define CONFIG_VERY_BIG_RAM  #define MPC86xx_DDR_SDRAM_CLK_CNTL @@ -102,64 +102,64 @@  #define SPD_EEPROM_ADDRESS1	0x51	/* CTLR 0 DIMM 0 */  /* These are used when DDR doesn't use SPD.  */ -#define CFG_SDRAM_SIZE	256		/* DDR is 256MB */ +#define CONFIG_SYS_SDRAM_SIZE	256		/* DDR is 256MB */  #if 0 /* TODO */ -#define CFG_DDR_CS0_BNDS	0x0000000F -#define CFG_DDR_CS0_CONFIG	0x80010202	/* Enable, no interleaving */ -#define CFG_DDR_TIMING_3	0x00000000 -#define CFG_DDR_TIMING_0	0x00260802 -#define CFG_DDR_TIMING_1	0x3935d322 -#define CFG_DDR_TIMING_2	0x14904cc8 -#define CFG_DDR_MODE_1		0x00480432 -#define CFG_DDR_MODE_2		0x00000000 -#define CFG_DDR_INTERVAL	0x06180100 -#define CFG_DDR_DATA_INIT	0xdeadbeef -#define CFG_DDR_CLK_CTRL	0x03800000 -#define CFG_DDR_OCD_CTRL	0x00000000 -#define CFG_DDR_OCD_STATUS	0x00000000 -#define CFG_DDR_CONTROL		0xe3008000	/* Type = DDR2 */ -#define CFG_DDR_CONTROL2	0x04400010 +#define CONFIG_SYS_DDR_CS0_BNDS	0x0000000F +#define CONFIG_SYS_DDR_CS0_CONFIG	0x80010202	/* Enable, no interleaving */ +#define CONFIG_SYS_DDR_TIMING_3	0x00000000 +#define CONFIG_SYS_DDR_TIMING_0	0x00260802 +#define CONFIG_SYS_DDR_TIMING_1	0x3935d322 +#define CONFIG_SYS_DDR_TIMING_2	0x14904cc8 +#define CONFIG_SYS_DDR_MODE_1		0x00480432 +#define CONFIG_SYS_DDR_MODE_2		0x00000000 +#define CONFIG_SYS_DDR_INTERVAL	0x06180100 +#define CONFIG_SYS_DDR_DATA_INIT	0xdeadbeef +#define CONFIG_SYS_DDR_CLK_CTRL	0x03800000 +#define CONFIG_SYS_DDR_OCD_CTRL	0x00000000 +#define CONFIG_SYS_DDR_OCD_STATUS	0x00000000 +#define CONFIG_SYS_DDR_CONTROL		0xe3008000	/* Type = DDR2 */ +#define CONFIG_SYS_DDR_CONTROL2	0x04400010 -#define CFG_DDR_ERR_INT_EN	0x00000000 -#define CFG_DDR_ERR_DIS		0x00000000 -#define CFG_DDR_SBE		0x000f0000 +#define CONFIG_SYS_DDR_ERR_INT_EN	0x00000000 +#define CONFIG_SYS_DDR_ERR_DIS		0x00000000 +#define CONFIG_SYS_DDR_SBE		0x000f0000  /*   * FIXME: Not used in fixed_sdram function   */ -#define CFG_DDR_MODE		0x00000022 -#define CFG_DDR_CS1_BNDS	0x00000000 -#define CFG_DDR_CS2_BNDS	0x00000FFF	/* Not done */ -#define CFG_DDR_CS3_BNDS	0x00000FFF	/* Not done */ -#define CFG_DDR_CS4_BNDS	0x00000FFF	/* Not done */ -#define CFG_DDR_CS5_BNDS	0x00000FFF	/* Not done */ +#define CONFIG_SYS_DDR_MODE		0x00000022 +#define CONFIG_SYS_DDR_CS1_BNDS	0x00000000 +#define CONFIG_SYS_DDR_CS2_BNDS	0x00000FFF	/* Not done */ +#define CONFIG_SYS_DDR_CS3_BNDS	0x00000FFF	/* Not done */ +#define CONFIG_SYS_DDR_CS4_BNDS	0x00000FFF	/* Not done */ +#define CONFIG_SYS_DDR_CS5_BNDS	0x00000FFF	/* Not done */  #endif  #define CONFIG_ID_EEPROM -#define CFG_I2C_EEPROM_NXID +#define CONFIG_SYS_I2C_EEPROM_NXID  #define CONFIG_ID_EEPROM -#define CFG_I2C_EEPROM_ADDR     0x57 -#define CFG_I2C_EEPROM_ADDR_LEN 1 +#define CONFIG_SYS_I2C_EEPROM_ADDR     0x57 +#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 -#define CFG_FLASH_BASE		0xf0000000 /* start of FLASH 128M */ -#define CFG_FLASH_BASE2		0xf8000000 +#define CONFIG_SYS_FLASH_BASE		0xf0000000 /* start of FLASH 128M */ +#define CONFIG_SYS_FLASH_BASE2		0xf8000000 -#define CFG_FLASH_BANKS_LIST {CFG_FLASH_BASE, CFG_FLASH_BASE2} +#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE2} -#define CFG_BR0_PRELIM		0xf8001001 /* port size 16bit */ -#define CFG_OR0_PRELIM		0xf8006e65 /* 128MB NOR Flash*/ +#define CONFIG_SYS_BR0_PRELIM		0xf8001001 /* port size 16bit */ +#define CONFIG_SYS_OR0_PRELIM		0xf8006e65 /* 128MB NOR Flash*/ -#define CFG_BR1_PRELIM		0xf0001001 /* port size 16bit */ -#define CFG_OR1_PRELIM		0xf8006e65 /* 128MB Promjet */ +#define CONFIG_SYS_BR1_PRELIM		0xf0001001 /* port size 16bit */ +#define CONFIG_SYS_OR1_PRELIM		0xf8006e65 /* 128MB Promjet */  #if 0 /* TODO */ -#define CFG_BR2_PRELIM		0xf0000000 -#define CFG_OR2_PRELIM		0xf0000000 /* 256MB NAND Flash - bank 1 */ +#define CONFIG_SYS_BR2_PRELIM		0xf0000000 +#define CONFIG_SYS_OR2_PRELIM		0xf0000000 /* 256MB NAND Flash - bank 1 */  #endif -#define CFG_BR3_PRELIM		0xe8000801 /* port size 8bit */ -#define CFG_OR3_PRELIM		0xfff06ff7 /* 1MB PIXIS area*/ +#define CONFIG_SYS_BR3_PRELIM		0xe8000801 /* port size 8bit */ +#define CONFIG_SYS_OR3_PRELIM		0xfff06ff7 /* 1MB PIXIS area*/  #define CONFIG_FSL_PIXIS	1	/* use common PIXIS code */ @@ -179,67 +179,67 @@  #define PIXIS_VSPEED1		0x18	/* VELA VSpeed 1 */  #define PIXIS_VCLKH		0x19	/* VELA VCLKH register */  #define PIXIS_VCLKL		0x1A	/* VELA VCLKL register */ -#define CFG_PIXIS_VBOOT_MASK	0x0C    /* Reset altbank mask*/ +#define CONFIG_SYS_PIXIS_VBOOT_MASK	0x0C    /* Reset altbank mask*/ -#define CFG_MAX_FLASH_BANKS	2		/* number of banks */ -#define CFG_MAX_FLASH_SECT	1024		/* sectors per device */ +#define CONFIG_SYS_MAX_FLASH_BANKS	2		/* number of banks */ +#define CONFIG_SYS_MAX_FLASH_SECT	1024		/* sectors per device */ -#undef	CFG_FLASH_CHECKSUM -#define CFG_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */ -#define CFG_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */ -#define CFG_MONITOR_BASE	TEXT_BASE	/* start of monitor */ +#undef	CONFIG_SYS_FLASH_CHECKSUM +#define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */ +#define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */ +#define CONFIG_SYS_MONITOR_BASE	TEXT_BASE	/* start of monitor */  #define CONFIG_FLASH_CFI_DRIVER -#define CFG_FLASH_CFI -#define CFG_FLASH_EMPTY_INFO +#define CONFIG_SYS_FLASH_CFI +#define CONFIG_SYS_FLASH_EMPTY_INFO -#if (CFG_MONITOR_BASE < CFG_FLASH_BASE) -#define CFG_RAMBOOT +#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) +#define CONFIG_SYS_RAMBOOT  #else -#undef	CFG_RAMBOOT +#undef	CONFIG_SYS_RAMBOOT  #endif -#if defined(CFG_RAMBOOT) +#if defined(CONFIG_SYS_RAMBOOT)  #undef CONFIG_SPD_EEPROM -#define CFG_SDRAM_SIZE	256 +#define CONFIG_SYS_SDRAM_SIZE	256  #endif  #undef CONFIG_CLOCKS_IN_MHZ  #define CONFIG_L1_INIT_RAM -#define CFG_INIT_RAM_LOCK	1 -#ifndef CFG_INIT_RAM_LOCK -#define CFG_INIT_RAM_ADDR	0xe4010000	/* Initial RAM address */ +#define CONFIG_SYS_INIT_RAM_LOCK	1 +#ifndef CONFIG_SYS_INIT_RAM_LOCK +#define CONFIG_SYS_INIT_RAM_ADDR	0xe4010000	/* Initial RAM address */  #else -#define CFG_INIT_RAM_ADDR	0xe4000000	/* Initial RAM address */ +#define CONFIG_SYS_INIT_RAM_ADDR	0xe4000000	/* Initial RAM address */  #endif -#define CFG_INIT_RAM_END	0x4000		/* End of used area in RAM */ +#define CONFIG_SYS_INIT_RAM_END	0x4000		/* End of used area in RAM */ -#define CFG_GBL_DATA_SIZE	128		/* num bytes initial data */ -#define CFG_GBL_DATA_OFFSET	(CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE) -#define CFG_INIT_SP_OFFSET	CFG_GBL_DATA_OFFSET +#define CONFIG_SYS_GBL_DATA_SIZE	128		/* num bytes initial data */ +#define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE) +#define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET -#define CFG_MONITOR_LEN		(512 * 1024)	/* Reserve 512 KB for Mon */ -#define CFG_MALLOC_LEN		(6 * 1024 * 1024)	/* Reserved for malloc */ +#define CONFIG_SYS_MONITOR_LEN		(512 * 1024)	/* Reserve 512 KB for Mon */ +#define CONFIG_SYS_MALLOC_LEN		(6 * 1024 * 1024)	/* Reserved for malloc */  /* Serial Port */  #define CONFIG_CONS_INDEX	1  #undef	CONFIG_SERIAL_SOFTWARE_FIFO -#define CFG_NS16550 -#define CFG_NS16550_SERIAL -#define CFG_NS16550_REG_SIZE	1 -#define CFG_NS16550_CLK		get_bus_freq(0) +#define CONFIG_SYS_NS16550 +#define CONFIG_SYS_NS16550_SERIAL +#define CONFIG_SYS_NS16550_REG_SIZE	1 +#define CONFIG_SYS_NS16550_CLK		get_bus_freq(0) -#define CFG_BAUDRATE_TABLE \ +#define CONFIG_SYS_BAUDRATE_TABLE \  	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200} -#define CFG_NS16550_COM1	(CFG_CCSRBAR+0x4500) -#define CFG_NS16550_COM2	(CFG_CCSRBAR+0x4600) +#define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x4500) +#define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x4600)  /* Use the HUSH parser */ -#define CFG_HUSH_PARSER -#ifdef	CFG_HUSH_PARSER -#define CFG_PROMPT_HUSH_PS2 "> " +#define CONFIG_SYS_HUSH_PARSER +#ifdef	CONFIG_SYS_HUSH_PARSER +#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "  #endif  /* @@ -253,8 +253,8 @@  /* maximum size of the flat tree (8K) */  #define OF_FLAT_TREE_MAX_SIZE	8192 -#define CFG_64BIT_VSPRINTF	1 -#define CFG_64BIT_STRTOUL	1 +#define CONFIG_SYS_64BIT_VSPRINTF	1 +#define CONFIG_SYS_64BIT_STRTOUL	1  /*   * I2C @@ -262,46 +262,46 @@  #define CONFIG_FSL_I2C		/* Use FSL common I2C driver */  #define CONFIG_HARD_I2C		/* I2C with hardware support*/  #undef	CONFIG_SOFT_I2C			/* I2C bit-banged */ -#define CFG_I2C_SPEED		400000	/* I2C speed and slave address */ -#define CFG_I2C_SLAVE		0x7F -#define CFG_I2C_NOPROBES	{0x69}	/* Don't probe these addrs */ -#define CFG_I2C_OFFSET		0x3000 +#define CONFIG_SYS_I2C_SPEED		400000	/* I2C speed and slave address */ +#define CONFIG_SYS_I2C_SLAVE		0x7F +#define CONFIG_SYS_I2C_NOPROBES	{0x69}	/* Don't probe these addrs */ +#define CONFIG_SYS_I2C_OFFSET		0x3000  /*   * General PCI   * Addresses are mapped 1-1.   */ -#define CFG_PCI1_MEM_BASE	0x80000000 -#define CFG_PCI1_MEM_PHYS	CFG_PCI1_MEM_BASE -#define CFG_PCI1_MEM_SIZE	0x10000000	/* 256M */ -#define CFG_PCI1_IO_BASE	0x00000000 -#define CFG_PCI1_IO_PHYS	0xe1000000 -#define CFG_PCI1_IO_SIZE	0x00100000	/* 1M */ +#define CONFIG_SYS_PCI1_MEM_BASE	0x80000000 +#define CONFIG_SYS_PCI1_MEM_PHYS	CONFIG_SYS_PCI1_MEM_BASE +#define CONFIG_SYS_PCI1_MEM_SIZE	0x10000000	/* 256M */ +#define CONFIG_SYS_PCI1_IO_BASE	0x00000000 +#define CONFIG_SYS_PCI1_IO_PHYS	0xe1000000 +#define CONFIG_SYS_PCI1_IO_SIZE	0x00100000	/* 1M */  /* PCI view of System Memory */ -#define CFG_PCI_MEMORY_BUS	0x00000000 -#define CFG_PCI_MEMORY_PHYS	0x00000000 -#define CFG_PCI_MEMORY_SIZE	0x80000000 +#define CONFIG_SYS_PCI_MEMORY_BUS	0x00000000 +#define CONFIG_SYS_PCI_MEMORY_PHYS	0x00000000 +#define CONFIG_SYS_PCI_MEMORY_SIZE	0x80000000  /* For RTL8139 */  #define KSEG1ADDR(x)	({u32 _x = le32_to_cpu(*(u32 *)(x)); (&_x); })  #define _IO_BASE		0x00000000  /* controller 1, Base address 0xa000 */ -#define CFG_PCIE1_MEM_BASE	0xa0000000 -#define CFG_PCIE1_MEM_PHYS	CFG_PCIE1_MEM_BASE -#define CFG_PCIE1_MEM_SIZE	0x10000000	/* 256M */ -#define CFG_PCIE1_IO_BASE	0x00000000 -#define CFG_PCIE1_IO_PHYS	0xe3000000 -#define CFG_PCIE1_IO_SIZE	0x00100000	/* 1M */ +#define CONFIG_SYS_PCIE1_MEM_BASE	0xa0000000 +#define CONFIG_SYS_PCIE1_MEM_PHYS	CONFIG_SYS_PCIE1_MEM_BASE +#define CONFIG_SYS_PCIE1_MEM_SIZE	0x10000000	/* 256M */ +#define CONFIG_SYS_PCIE1_IO_BASE	0x00000000 +#define CONFIG_SYS_PCIE1_IO_PHYS	0xe3000000 +#define CONFIG_SYS_PCIE1_IO_SIZE	0x00100000	/* 1M */  /* controller 2, Base Address 0x9000 */ -#define CFG_PCIE2_MEM_BASE	0x90000000 -#define CFG_PCIE2_MEM_PHYS	CFG_PCIE2_MEM_BASE -#define CFG_PCIE2_MEM_SIZE	0x10000000	/* 256M */ -#define CFG_PCIE2_IO_BASE	0x00000000	/* reuse mem LAW */ -#define CFG_PCIE2_IO_PHYS	0xe2000000 -#define CFG_PCIE2_IO_SIZE	0x00100000	/* 1M */ +#define CONFIG_SYS_PCIE2_MEM_BASE	0x90000000 +#define CONFIG_SYS_PCIE2_MEM_PHYS	CONFIG_SYS_PCIE2_MEM_BASE +#define CONFIG_SYS_PCIE2_MEM_SIZE	0x10000000	/* 256M */ +#define CONFIG_SYS_PCIE2_IO_BASE	0x00000000	/* reuse mem LAW */ +#define CONFIG_SYS_PCIE2_IO_PHYS	0xe2000000 +#define CONFIG_SYS_PCIE2_IO_SIZE	0x00100000	/* 1M */  #if defined(CONFIG_PCI) @@ -324,11 +324,11 @@  #define CONFIG_PCI_OHCI		1  #define CONFIG_USB_OHCI_NEW		1  #define CONFIG_USB_KEYBOARD	1 -#define CFG_DEVICE_DEREGISTER -#define CFG_USB_EVENT_POLL	1 -#define CFG_USB_OHCI_SLOT_NAME	"ohci_pci" -#define CFG_USB_OHCI_MAX_ROOT_PORTS 15 -#define CFG_OHCI_SWAP_REG_ACCESS	1 +#define CONFIG_SYS_DEVICE_DEREGISTER +#define CONFIG_SYS_USB_EVENT_POLL	1 +#define CONFIG_SYS_USB_OHCI_SLOT_NAME	"ohci_pci" +#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15 +#define CONFIG_SYS_OHCI_SWAP_REG_ACCESS	1  #if !defined(CONFIG_PCI_PNP)  #define PCI_ENET0_IOADDR	0xe0000000 @@ -341,10 +341,10 @@  #ifdef CONFIG_SCSI_AHCI  #define CONFIG_SATA_ULI5288 -#define CFG_SCSI_MAX_SCSI_ID	4 -#define CFG_SCSI_MAX_LUN	1 -#define CFG_SCSI_MAX_DEVICE	(CFG_SCSI_MAX_SCSI_ID * CFG_SCSI_MAX_LUN) -#define CFG_SCSI_MAXDEVICE	CFG_SCSI_MAX_DEVICE +#define CONFIG_SYS_SCSI_MAX_SCSI_ID	4 +#define CONFIG_SYS_SCSI_MAX_LUN	1 +#define CONFIG_SYS_SCSI_MAX_DEVICE	(CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN) +#define CONFIG_SYS_SCSI_MAXDEVICE	CONFIG_SYS_SCSI_MAX_DEVICE  #endif  #endif	/* CONFIG_PCI */ @@ -353,10 +353,10 @@   * BAT0		2G	Cacheable, non-guarded   * 0x0000_0000	2G	DDR   */ -#define CFG_DBAT0L	(BATL_PP_RW | BATL_MEMCOHERENCE) -#define CFG_DBAT0U	(BATU_BL_2G | BATU_VS | BATU_VP) -#define CFG_IBAT0L	(BATL_PP_RW | BATL_MEMCOHERENCE ) -#define CFG_IBAT0U	CFG_DBAT0U +#define CONFIG_SYS_DBAT0L	(BATL_PP_RW | BATL_MEMCOHERENCE) +#define CONFIG_SYS_DBAT0U	(BATU_BL_2G | BATU_VS | BATU_VP) +#define CONFIG_SYS_IBAT0L	(BATL_PP_RW | BATL_MEMCOHERENCE ) +#define CONFIG_SYS_IBAT0U	CONFIG_SYS_DBAT0U  /*   * BAT1		1G	Cache-inhibited, guarded @@ -365,22 +365,22 @@   * 0x9000_0000	256M	PCI-Express 2 Memory   */ -#define CFG_DBAT1L	(CFG_PCI1_MEM_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT \ +#define CONFIG_SYS_DBAT1L	(CONFIG_SYS_PCI1_MEM_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT \  			| BATL_GUARDEDSTORAGE) -#define CFG_DBAT1U	(CFG_PCI1_MEM_PHYS | BATU_BL_1G | BATU_VS | BATU_VP) -#define CFG_IBAT1L	(CFG_PCI1_MEM_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT) -#define CFG_IBAT1U	CFG_DBAT1U +#define CONFIG_SYS_DBAT1U	(CONFIG_SYS_PCI1_MEM_PHYS | BATU_BL_1G | BATU_VS | BATU_VP) +#define CONFIG_SYS_IBAT1L	(CONFIG_SYS_PCI1_MEM_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT) +#define CONFIG_SYS_IBAT1U	CONFIG_SYS_DBAT1U  /*   * BAT2		16M	Cache-inhibited, guarded   * 0xe100_0000	1M	PCI-1 I/O   */ -#define CFG_DBAT2L	(CFG_PCI1_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT \ +#define CONFIG_SYS_DBAT2L	(CONFIG_SYS_PCI1_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT \  			| BATL_GUARDEDSTORAGE) -#define CFG_DBAT2U	(CFG_PCI1_IO_PHYS | BATU_BL_16M | BATU_VS | BATU_VP) -#define CFG_IBAT2L	(CFG_PCI1_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT) -#define CFG_IBAT2U	CFG_DBAT2U +#define CONFIG_SYS_DBAT2U	(CONFIG_SYS_PCI1_IO_PHYS | BATU_BL_16M | BATU_VS | BATU_VP) +#define CONFIG_SYS_IBAT2L	(CONFIG_SYS_PCI1_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT) +#define CONFIG_SYS_IBAT2U	CONFIG_SYS_DBAT2U  /*   * BAT3		32M	Cache-inhibited, guarded @@ -388,68 +388,68 @@   * 0xe300_0000	1M	PCI-Express 1 I/O   */ -#define CFG_DBAT3L	(CFG_PCIE2_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT \ +#define CONFIG_SYS_DBAT3L	(CONFIG_SYS_PCIE2_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT \  			| BATL_GUARDEDSTORAGE) -#define CFG_DBAT3U	(CFG_PCIE2_IO_PHYS | BATU_BL_32M | BATU_VS | BATU_VP) -#define CFG_IBAT3L	(CFG_PCIE2_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT) -#define CFG_IBAT3U	CFG_DBAT3U +#define CONFIG_SYS_DBAT3U	(CONFIG_SYS_PCIE2_IO_PHYS | BATU_BL_32M | BATU_VS | BATU_VP) +#define CONFIG_SYS_IBAT3L	(CONFIG_SYS_PCIE2_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT) +#define CONFIG_SYS_IBAT3U	CONFIG_SYS_DBAT3U  /*   * BAT4		4M	Cache-inhibited, guarded   * 0xe000_0000	4M	CCSR   */ -#define CFG_DBAT4L	(CFG_CCSRBAR | BATL_PP_RW | BATL_CACHEINHIBIT \ +#define CONFIG_SYS_DBAT4L	(CONFIG_SYS_CCSRBAR | BATL_PP_RW | BATL_CACHEINHIBIT \  			| BATL_GUARDEDSTORAGE) -#define CFG_DBAT4U	(CFG_CCSRBAR | BATU_BL_1M | BATU_VS | BATU_VP) -#define CFG_IBAT4L	(CFG_CCSRBAR | BATL_PP_RW | BATL_CACHEINHIBIT) -#define CFG_IBAT4U	CFG_DBAT4U +#define CONFIG_SYS_DBAT4U	(CONFIG_SYS_CCSRBAR | BATU_BL_1M | BATU_VS | BATU_VP) +#define CONFIG_SYS_IBAT4L	(CONFIG_SYS_CCSRBAR | BATL_PP_RW | BATL_CACHEINHIBIT) +#define CONFIG_SYS_IBAT4U	CONFIG_SYS_DBAT4U  /*   * BAT5		128K	Cacheable, non-guarded   * 0xe400_0000	128K	Init RAM for stack in the CPU DCache (no backing memory)   */ -#define CFG_DBAT5L	(CFG_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE) -#define CFG_DBAT5U	(CFG_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP) -#define CFG_IBAT5L	CFG_DBAT5L -#define CFG_IBAT5U	CFG_DBAT5U +#define CONFIG_SYS_DBAT5L	(CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE) +#define CONFIG_SYS_DBAT5U	(CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP) +#define CONFIG_SYS_IBAT5L	CONFIG_SYS_DBAT5L +#define CONFIG_SYS_IBAT5U	CONFIG_SYS_DBAT5U  /*   * BAT6		256M	Cache-inhibited, guarded   * 0xf000_0000	256M	FLASH   */ -#define CFG_DBAT6L	(CFG_FLASH_BASE	 | BATL_PP_RW | BATL_CACHEINHIBIT \ +#define CONFIG_SYS_DBAT6L	(CONFIG_SYS_FLASH_BASE	 | BATL_PP_RW | BATL_CACHEINHIBIT \  			| BATL_GUARDEDSTORAGE) -#define CFG_DBAT6U	(CFG_FLASH_BASE	 | BATU_BL_256M | BATU_VS | BATU_VP) -#define CFG_IBAT6L	(CFG_FLASH_BASE | BATL_PP_RW | BATL_MEMCOHERENCE) -#define CFG_IBAT6U	CFG_DBAT6U +#define CONFIG_SYS_DBAT6U	(CONFIG_SYS_FLASH_BASE	 | BATU_BL_256M | BATU_VS | BATU_VP) +#define CONFIG_SYS_IBAT6L	(CONFIG_SYS_FLASH_BASE | BATL_PP_RW | BATL_MEMCOHERENCE) +#define CONFIG_SYS_IBAT6U	CONFIG_SYS_DBAT6U  /*   * BAT7		4M	Cache-inhibited, guarded   * 0xe800_0000	4M	PIXIS   */ -#define CFG_DBAT7L	(PIXIS_BASE | BATL_PP_RW | BATL_CACHEINHIBIT \ +#define CONFIG_SYS_DBAT7L	(PIXIS_BASE | BATL_PP_RW | BATL_CACHEINHIBIT \  			| BATL_GUARDEDSTORAGE) -#define CFG_DBAT7U	(PIXIS_BASE | BATU_BL_1M | BATU_VS | BATU_VP) -#define CFG_IBAT7L	(PIXIS_BASE | BATL_PP_RW | BATL_CACHEINHIBIT) -#define CFG_IBAT7U	CFG_DBAT7U +#define CONFIG_SYS_DBAT7U	(PIXIS_BASE | BATU_BL_1M | BATU_VS | BATU_VP) +#define CONFIG_SYS_IBAT7L	(PIXIS_BASE | BATL_PP_RW | BATL_CACHEINHIBIT) +#define CONFIG_SYS_IBAT7U	CONFIG_SYS_DBAT7U  /*   * Environment   */ -#ifndef CFG_RAMBOOT +#ifndef CONFIG_SYS_RAMBOOT  #define CONFIG_ENV_IS_IN_FLASH	1 -#define CONFIG_ENV_ADDR		(CFG_MONITOR_BASE + CFG_MONITOR_LEN) +#define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)  #define CONFIG_ENV_SECT_SIZE	0x20000	/* 126k (one sector) for env */  #define CONFIG_ENV_SIZE		0x2000  #else  #define CONFIG_ENV_IS_NOWHERE	1	/* Store ENV in memory only */ -#define CONFIG_ENV_ADDR		(CFG_MONITOR_BASE - 0x1000) +#define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - 0x1000)  #define CONFIG_ENV_SIZE		0x2000  #endif  #define CONFIG_LOADS_ECHO	1	/* echo on for serial download */ -#define CFG_LOADS_BAUD_CHANGE	1	/* allow baudrate change */ +#define CONFIG_SYS_LOADS_BAUD_CHANGE	1	/* allow baudrate change */  /* @@ -470,7 +470,7 @@  #define CONFIG_CMD_I2C  #define CONFIG_CMD_MII -#if defined(CFG_RAMBOOT) +#if defined(CONFIG_SYS_RAMBOOT)  #undef CONFIG_CMD_ENV  #endif @@ -483,7 +483,7 @@  #define CONFIG_WATCHDOG			/* watchdog enabled */ -#define CFG_WATCHDOG_FREQ	5000	/* Feed interval, 5s */ +#define CONFIG_SYS_WATCHDOG_FREQ	5000	/* Feed interval, 5s */  /*DIU Configuration*/  #define DIU_CONNECT_TO_DVI		/* DIU controller connects to DVI encoder*/ @@ -491,28 +491,28 @@  /*   * Miscellaneous configurable options   */ -#define CFG_LONGHELP			/* undef to save memory	*/ +#define CONFIG_SYS_LONGHELP			/* undef to save memory	*/  #define CONFIG_CMDLINE_EDITING          /* Command-line editing */ -#define CFG_LOAD_ADDR	0x2000000	/* default load address */ -#define CFG_PROMPT	"=> "		/* Monitor Command Prompt */ +#define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */ +#define CONFIG_SYS_PROMPT	"=> "		/* Monitor Command Prompt */  #if defined(CONFIG_CMD_KGDB) -#define CFG_CBSIZE	1024		/* Console I/O Buffer Size */ +#define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size */  #else -#define CFG_CBSIZE	256		/* Console I/O Buffer Size */ +#define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size */  #endif -#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */ -#define CFG_MAXARGS	16		/* max number of command args */ -#define CFG_BARGSIZE	CFG_CBSIZE	/* Boot Argument Buffer Size */ -#define CFG_HZ		1000		/* decrementer freq: 1ms ticks */ +#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ +#define CONFIG_SYS_MAXARGS	16		/* max number of command args */ +#define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE	/* Boot Argument Buffer Size */ +#define CONFIG_SYS_HZ		1000		/* decrementer freq: 1ms ticks */  /*   * For booting Linux, the board info and command line data   * have to be in the first 8 MB of memory, since this is   * the maximum mapped by the Linux kernel during initialization.   */ -#define CFG_BOOTMAPSZ	(8 << 20)	/* Initial Memory map for Linux*/ +#define CONFIG_SYS_BOOTMAPSZ	(8 << 20)	/* Initial Memory map for Linux*/  /*   * Internal Definitions |