diff options
Diffstat (limited to 'include/configs/MPC8544DS.h')
| -rw-r--r-- | include/configs/MPC8544DS.h | 226 | 
1 files changed, 113 insertions, 113 deletions
| diff --git a/include/configs/MPC8544DS.h b/include/configs/MPC8544DS.h index b65087422..fb4d17268 100644 --- a/include/configs/MPC8544DS.h +++ b/include/configs/MPC8544DS.h @@ -72,23 +72,23 @@ extern unsigned long get_board_sys_clk(unsigned long dummy);   */  #define CONFIG_ENABLE_36BIT_PHYS	1 -#define CFG_MEMTEST_START	0x00200000	/* memtest works on */ -#define CFG_MEMTEST_END		0x00400000 +#define CONFIG_SYS_MEMTEST_START	0x00200000	/* memtest works on */ +#define CONFIG_SYS_MEMTEST_END		0x00400000  #define CONFIG_PANIC_HANG	/* do not reset board on panic */  /*   * Base addresses -- Note these are effective addresses where the   * actual resources get mapped (not physical addresses)   */ -#define CFG_CCSRBAR_DEFAULT	0xff700000	/* CCSRBAR Default */ -#define CFG_CCSRBAR		0xe0000000	/* relocated CCSRBAR */ -#define CFG_CCSRBAR_PHYS	CFG_CCSRBAR	/* physical addr of CCSRBAR */ -#define CFG_IMMR		CFG_CCSRBAR	/* PQII uses CFG_IMMR */ +#define CONFIG_SYS_CCSRBAR_DEFAULT	0xff700000	/* CCSRBAR Default */ +#define CONFIG_SYS_CCSRBAR		0xe0000000	/* relocated CCSRBAR */ +#define CONFIG_SYS_CCSRBAR_PHYS	CONFIG_SYS_CCSRBAR	/* physical addr of CCSRBAR */ +#define CONFIG_SYS_IMMR		CONFIG_SYS_CCSRBAR	/* PQII uses CONFIG_SYS_IMMR */ -#define CFG_PCI1_ADDR		(CFG_CCSRBAR+0x8000) -#define CFG_PCIE1_ADDR		(CFG_CCSRBAR+0xa000) -#define CFG_PCIE2_ADDR		(CFG_CCSRBAR+0x9000) -#define CFG_PCIE3_ADDR		(CFG_CCSRBAR+0xb000) +#define CONFIG_SYS_PCI1_ADDR		(CONFIG_SYS_CCSRBAR+0x8000) +#define CONFIG_SYS_PCIE1_ADDR		(CONFIG_SYS_CCSRBAR+0xa000) +#define CONFIG_SYS_PCIE2_ADDR		(CONFIG_SYS_CCSRBAR+0x9000) +#define CONFIG_SYS_PCIE3_ADDR		(CONFIG_SYS_CCSRBAR+0xb000)  /* DDR Setup */  #define CONFIG_FSL_DDR2 @@ -99,8 +99,8 @@ extern unsigned long get_board_sys_clk(unsigned long dummy);  #undef CONFIG_ECC_INIT_VIA_DDRCONTROLLER	/* DDR controller or DMA? */  #define CONFIG_MEM_INIT_VALUE	0xDeadBeef -#define CFG_DDR_SDRAM_BASE	0x00000000 -#define CFG_SDRAM_BASE		CFG_DDR_SDRAM_BASE +#define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000 +#define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE  #define CONFIG_VERY_BIG_RAM  #define CONFIG_NUM_DDR_CONTROLLERS	1 @@ -145,39 +145,39 @@ extern unsigned long get_board_sys_clk(unsigned long dummy);  /*   * Local Bus Definitions   */ -#define CFG_BOOT_BLOCK		0xfc000000	/* boot TLB */ +#define CONFIG_SYS_BOOT_BLOCK		0xfc000000	/* boot TLB */ -#define CFG_FLASH_BASE		0xff800000	/* start of FLASH 8M */ +#define CONFIG_SYS_FLASH_BASE		0xff800000	/* start of FLASH 8M */ -#define CFG_BR0_PRELIM		0xff801001 -#define CFG_BR1_PRELIM		0xfe801001 +#define CONFIG_SYS_BR0_PRELIM		0xff801001 +#define CONFIG_SYS_BR1_PRELIM		0xfe801001 -#define CFG_OR0_PRELIM		0xff806e65 -#define CFG_OR1_PRELIM		0xff806e65 +#define CONFIG_SYS_OR0_PRELIM		0xff806e65 +#define CONFIG_SYS_OR1_PRELIM		0xff806e65 -#define CFG_FLASH_BANKS_LIST	{CFG_FLASH_BASE} +#define CONFIG_SYS_FLASH_BANKS_LIST	{CONFIG_SYS_FLASH_BASE} -#define CFG_FLASH_QUIET_TEST -#define CFG_MAX_FLASH_BANKS	1		/* number of banks */ -#define CFG_MAX_FLASH_SECT	128		/* sectors per device */ -#undef	CFG_FLASH_CHECKSUM -#define CFG_FLASH_ERASE_TOUT	60000		/* Flash Erase Timeout (ms) */ -#define CFG_FLASH_WRITE_TOUT	500		/* Flash Write Timeout (ms) */ +#define CONFIG_SYS_FLASH_QUIET_TEST +#define CONFIG_SYS_MAX_FLASH_BANKS	1		/* number of banks */ +#define CONFIG_SYS_MAX_FLASH_SECT	128		/* sectors per device */ +#undef	CONFIG_SYS_FLASH_CHECKSUM +#define CONFIG_SYS_FLASH_ERASE_TOUT	60000		/* Flash Erase Timeout (ms) */ +#define CONFIG_SYS_FLASH_WRITE_TOUT	500		/* Flash Write Timeout (ms) */  #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ -#define CFG_MONITOR_BASE	TEXT_BASE	/* start of monitor */ +#define CONFIG_SYS_MONITOR_BASE	TEXT_BASE	/* start of monitor */  #define CONFIG_FLASH_CFI_DRIVER -#define CFG_FLASH_CFI -#define CFG_FLASH_EMPTY_INFO +#define CONFIG_SYS_FLASH_CFI +#define CONFIG_SYS_FLASH_EMPTY_INFO -#define CFG_LBC_NONCACHE_BASE	0xf8000000 +#define CONFIG_SYS_LBC_NONCACHE_BASE	0xf8000000 -#define CFG_BR2_PRELIM		0xf8201001	/* port size 16bit */ -#define CFG_OR2_PRELIM		0xfff06ff7	/* 1MB Compact Flash area*/ +#define CONFIG_SYS_BR2_PRELIM		0xf8201001	/* port size 16bit */ +#define CONFIG_SYS_OR2_PRELIM		0xfff06ff7	/* 1MB Compact Flash area*/ -#define CFG_BR3_PRELIM		0xf8100801	/* port size 8bit */ -#define CFG_OR3_PRELIM		0xfff06ff7	/* 1MB PIXIS area*/ +#define CONFIG_SYS_BR3_PRELIM		0xf8100801	/* port size 8bit */ +#define CONFIG_SYS_OR3_PRELIM		0xfff06ff7	/* 1MB PIXIS area*/  #define CONFIG_FSL_PIXIS	1	/* use common PIXIS code */  #define PIXIS_BASE	0xf8100000	/* PIXIS registers */ @@ -197,7 +197,7 @@ extern unsigned long get_board_sys_clk(unsigned long dummy);  #define PIXIS_VCLKH		0x19	/* VELA VCLKH register */  #define PIXIS_VCLKL		0x1A	/* VELA VCLKL register */  #define PIXIS_VSPEED2		0x1d	/* VELA VSpeed 2 */ -#define CFG_PIXIS_VBOOT_MASK	0x40    /* Reset altbank mask*/ +#define CONFIG_SYS_PIXIS_VBOOT_MASK	0x40    /* Reset altbank mask*/  #define PIXIS_VSPEED2_TSEC1SER	0x2  #define PIXIS_VSPEED2_TSEC3SER	0x1  #define PIXIS_VCFGEN1_TSEC1SER	0x20 @@ -206,17 +206,17 @@ extern unsigned long get_board_sys_clk(unsigned long dummy);  /* define to use L1 as initial stack */  #define CONFIG_L1_INIT_RAM -#define CFG_INIT_RAM_LOCK      1 -#define CFG_INIT_RAM_ADDR      0xf4010000      /* Initial L1 address */ -#define CFG_INIT_RAM_END       0x00004000      /* End of used area in RAM */ +#define CONFIG_SYS_INIT_RAM_LOCK      1 +#define CONFIG_SYS_INIT_RAM_ADDR      0xf4010000      /* Initial L1 address */ +#define CONFIG_SYS_INIT_RAM_END       0x00004000      /* End of used area in RAM */ -#define CFG_GBL_DATA_SIZE	128	/* num bytes initial data */ -#define CFG_GBL_DATA_OFFSET	(CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE) -#define CFG_INIT_SP_OFFSET	CFG_GBL_DATA_OFFSET +#define CONFIG_SYS_GBL_DATA_SIZE	128	/* num bytes initial data */ +#define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE) +#define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET -#define CFG_MONITOR_LEN		(256 * 1024) /* Reserve 256 kB for Mon */ -#define CFG_MALLOC_LEN		(1024 * 1024)	/* Reserved for malloc */ +#define CONFIG_SYS_MONITOR_LEN		(256 * 1024) /* Reserve 256 kB for Mon */ +#define CONFIG_SYS_MALLOC_LEN		(1024 * 1024)	/* Reserved for malloc */  /* Serial Port - controlled on board with jumper J8   * open - index 2 @@ -224,21 +224,21 @@ extern unsigned long get_board_sys_clk(unsigned long dummy);   */  #define CONFIG_CONS_INDEX	1  #undef	CONFIG_SERIAL_SOFTWARE_FIFO -#define CFG_NS16550 -#define CFG_NS16550_SERIAL -#define CFG_NS16550_REG_SIZE	1 -#define CFG_NS16550_CLK		get_bus_freq(0) +#define CONFIG_SYS_NS16550 +#define CONFIG_SYS_NS16550_SERIAL +#define CONFIG_SYS_NS16550_REG_SIZE	1 +#define CONFIG_SYS_NS16550_CLK		get_bus_freq(0) -#define CFG_BAUDRATE_TABLE	\ +#define CONFIG_SYS_BAUDRATE_TABLE	\  	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} -#define CFG_NS16550_COM1	(CFG_CCSRBAR+0x4500) -#define CFG_NS16550_COM2	(CFG_CCSRBAR+0x4600) +#define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x4500) +#define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x4600)  /* Use the HUSH parser */ -#define CFG_HUSH_PARSER -#ifdef	CFG_HUSH_PARSER -#define CFG_PROMPT_HUSH_PS2 "> " +#define CONFIG_SYS_HUSH_PARSER +#ifdef	CONFIG_SYS_HUSH_PARSER +#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "  #endif  /* pass open firmware flat tree */ @@ -246,72 +246,72 @@ extern unsigned long get_board_sys_clk(unsigned long dummy);  #define CONFIG_OF_BOARD_SETUP		1  #define CONFIG_OF_STDOUT_VIA_ALIAS	1 -#define CFG_64BIT_STRTOUL		1 -#define CFG_64BIT_VSPRINTF		1 +#define CONFIG_SYS_64BIT_STRTOUL		1 +#define CONFIG_SYS_64BIT_VSPRINTF		1  /* I2C */  #define CONFIG_FSL_I2C		/* Use FSL common I2C driver */  #define CONFIG_HARD_I2C		/* I2C with hardware support */  #undef	CONFIG_SOFT_I2C		/* I2C bit-banged */ -#define CFG_I2C_SPEED		400000	/* I2C speed and slave address */ -#define CFG_I2C_EEPROM_ADDR	0x57 -#define CFG_I2C_SLAVE		0x7F -#define CFG_I2C_NOPROBES	{0x69}	/* Don't probe these addrs */ -#define CFG_I2C_OFFSET		0x3100 +#define CONFIG_SYS_I2C_SPEED		400000	/* I2C speed and slave address */ +#define CONFIG_SYS_I2C_EEPROM_ADDR	0x57 +#define CONFIG_SYS_I2C_SLAVE		0x7F +#define CONFIG_SYS_I2C_NOPROBES	{0x69}	/* Don't probe these addrs */ +#define CONFIG_SYS_I2C_OFFSET		0x3100  /*   * General PCI   * Memory space is mapped 1-1, but I/O space must start from 0.   */ -#define CFG_PCIE_PHYS		0x80000000	/* 1G PCIE TLB */ -#define CFG_PCI_PHYS		0xc0000000	/* 512M PCI TLB */ +#define CONFIG_SYS_PCIE_PHYS		0x80000000	/* 1G PCIE TLB */ +#define CONFIG_SYS_PCI_PHYS		0xc0000000	/* 512M PCI TLB */ -#define CFG_PCI1_MEM_BASE	0xc0000000 -#define CFG_PCI1_MEM_PHYS	CFG_PCI1_MEM_BASE -#define CFG_PCI1_MEM_SIZE	0x20000000	/* 512M */ -#define CFG_PCI1_IO_BASE	0x00000000 -#define CFG_PCI1_IO_PHYS	0xe1000000 -#define CFG_PCI1_IO_SIZE	0x00010000	/* 64k */ +#define CONFIG_SYS_PCI1_MEM_BASE	0xc0000000 +#define CONFIG_SYS_PCI1_MEM_PHYS	CONFIG_SYS_PCI1_MEM_BASE +#define CONFIG_SYS_PCI1_MEM_SIZE	0x20000000	/* 512M */ +#define CONFIG_SYS_PCI1_IO_BASE	0x00000000 +#define CONFIG_SYS_PCI1_IO_PHYS	0xe1000000 +#define CONFIG_SYS_PCI1_IO_SIZE	0x00010000	/* 64k */  /* PCI view of System Memory */ -#define CFG_PCI_MEMORY_BUS	0x00000000 -#define CFG_PCI_MEMORY_PHYS	0x00000000 -#define CFG_PCI_MEMORY_SIZE	0x80000000 +#define CONFIG_SYS_PCI_MEMORY_BUS	0x00000000 +#define CONFIG_SYS_PCI_MEMORY_PHYS	0x00000000 +#define CONFIG_SYS_PCI_MEMORY_SIZE	0x80000000  /* controller 2, Slot 1, tgtid 1, Base address 9000 */ -#define CFG_PCIE2_MEM_BASE	0x80000000 -#define CFG_PCIE2_MEM_PHYS	CFG_PCIE2_MEM_BASE -#define CFG_PCIE2_MEM_SIZE	0x20000000	/* 512M */ -#define CFG_PCIE2_IO_BASE	0x00000000 -#define CFG_PCIE2_IO_PHYS	0xe1010000 -#define CFG_PCIE2_IO_SIZE	0x00010000	/* 64k */ +#define CONFIG_SYS_PCIE2_MEM_BASE	0x80000000 +#define CONFIG_SYS_PCIE2_MEM_PHYS	CONFIG_SYS_PCIE2_MEM_BASE +#define CONFIG_SYS_PCIE2_MEM_SIZE	0x20000000	/* 512M */ +#define CONFIG_SYS_PCIE2_IO_BASE	0x00000000 +#define CONFIG_SYS_PCIE2_IO_PHYS	0xe1010000 +#define CONFIG_SYS_PCIE2_IO_SIZE	0x00010000	/* 64k */  /* controller 1, Slot 2,tgtid 2, Base address a000 */ -#define CFG_PCIE1_MEM_BASE	0xa0000000 -#define CFG_PCIE1_MEM_PHYS	CFG_PCIE1_MEM_BASE -#define CFG_PCIE1_MEM_SIZE	0x10000000	/* 256M */ -#define CFG_PCIE1_IO_BASE	0x00000000 -#define CFG_PCIE1_IO_PHYS	0xe1020000 -#define CFG_PCIE1_IO_SIZE	0x00010000	/* 64k */ +#define CONFIG_SYS_PCIE1_MEM_BASE	0xa0000000 +#define CONFIG_SYS_PCIE1_MEM_PHYS	CONFIG_SYS_PCIE1_MEM_BASE +#define CONFIG_SYS_PCIE1_MEM_SIZE	0x10000000	/* 256M */ +#define CONFIG_SYS_PCIE1_IO_BASE	0x00000000 +#define CONFIG_SYS_PCIE1_IO_PHYS	0xe1020000 +#define CONFIG_SYS_PCIE1_IO_SIZE	0x00010000	/* 64k */  /* controller 3, direct to uli, tgtid 3, Base address b000 */ -#define CFG_PCIE3_MEM_BASE	0xb0000000 -#define CFG_PCIE3_MEM_PHYS	CFG_PCIE3_MEM_BASE -#define CFG_PCIE3_MEM_SIZE	0x00100000	/* 1M */ -#define CFG_PCIE3_IO_BASE	0x00000000 -#define CFG_PCIE3_IO_PHYS	0xb0100000	/* reuse mem LAW */ -#define CFG_PCIE3_IO_SIZE	0x00100000	/* 1M */ -#define CFG_PCIE3_MEM_BASE2	0xb0200000 -#define CFG_PCIE3_MEM_PHYS2	CFG_PCIE3_MEM_BASE2 -#define CFG_PCIE3_MEM_SIZE2	0x00200000	/* 1M */ +#define CONFIG_SYS_PCIE3_MEM_BASE	0xb0000000 +#define CONFIG_SYS_PCIE3_MEM_PHYS	CONFIG_SYS_PCIE3_MEM_BASE +#define CONFIG_SYS_PCIE3_MEM_SIZE	0x00100000	/* 1M */ +#define CONFIG_SYS_PCIE3_IO_BASE	0x00000000 +#define CONFIG_SYS_PCIE3_IO_PHYS	0xb0100000	/* reuse mem LAW */ +#define CONFIG_SYS_PCIE3_IO_SIZE	0x00100000	/* 1M */ +#define CONFIG_SYS_PCIE3_MEM_BASE2	0xb0200000 +#define CONFIG_SYS_PCIE3_MEM_PHYS2	CONFIG_SYS_PCIE3_MEM_BASE2 +#define CONFIG_SYS_PCIE3_MEM_SIZE2	0x00200000	/* 1M */  #if defined(CONFIG_PCI)  /*PCIE video card used*/ -#define VIDEO_IO_OFFSET		CFG_PCIE2_IO_PHYS +#define VIDEO_IO_OFFSET		CONFIG_SYS_PCIE2_IO_PHYS  /*PCI video card used*/ -/*#define VIDEO_IO_OFFSET	CFG_PCI1_IO_PHYS*/ +/*#define VIDEO_IO_OFFSET	CONFIG_SYS_PCI1_IO_PHYS*/  /* video */  #define CONFIG_VIDEO @@ -324,7 +324,7 @@ extern unsigned long get_board_sys_clk(unsigned long dummy);  #define CONFIG_ATI_RADEON_FB  #define CONFIG_VIDEO_LOGO  /*#define CONFIG_CONSOLE_CURSOR*/ -#define CFG_ISA_IO_BASE_ADDRESS VIDEO_IO_OFFSET +#define CONFIG_SYS_ISA_IO_BASE_ADDRESS VIDEO_IO_OFFSET  #endif  #define CONFIG_NET_MULTI @@ -341,8 +341,8 @@ extern unsigned long get_board_sys_clk(unsigned long dummy);  #endif  #ifndef CONFIG_PCI_PNP -	#define PCI_ENET0_IOADDR	CFG_PCI1_IO_BASE -	#define PCI_ENET0_MEMADDR	CFG_PCI1_IO_BASE +	#define PCI_ENET0_IOADDR	CONFIG_SYS_PCI1_IO_BASE +	#define PCI_ENET0_MEMADDR	CONFIG_SYS_PCI1_IO_BASE  	#define PCI_IDSEL_NUMBER	0x11	/* IDSEL = AD11 */  #endif @@ -352,10 +352,10 @@ extern unsigned long get_board_sys_clk(unsigned long dummy);  #ifdef CONFIG_SCSI_AHCI  #define CONFIG_SATA_ULI5288 -#define CFG_SCSI_MAX_SCSI_ID	4 -#define CFG_SCSI_MAX_LUN	1 -#define CFG_SCSI_MAX_DEVICE	(CFG_SCSI_MAX_SCSI_ID * CFG_SCSI_MAX_LUN) -#define CFG_SCSI_MAXDEVICE	CFG_SCSI_MAX_DEVICE +#define CONFIG_SYS_SCSI_MAX_SCSI_ID	4 +#define CONFIG_SYS_SCSI_MAX_LUN	1 +#define CONFIG_SYS_SCSI_MAX_DEVICE	(CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN) +#define CONFIG_SYS_SCSI_MAXDEVICE	CONFIG_SYS_SCSI_MAX_DEVICE  #endif /* SCSCI */  #endif	/* CONFIG_PCI */ @@ -395,16 +395,16 @@ extern unsigned long get_board_sys_clk(unsigned long dummy);   * Environment   */  #define CONFIG_ENV_IS_IN_FLASH	1 -#if CFG_MONITOR_BASE > 0xfff80000 +#if CONFIG_SYS_MONITOR_BASE > 0xfff80000  #define CONFIG_ENV_ADDR		0xfff80000  #else -#define CONFIG_ENV_ADDR		(CFG_MONITOR_BASE + 0x70000) +#define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE + 0x70000)  #endif  #define CONFIG_ENV_SIZE		0x2000  #define CONFIG_ENV_SECT_SIZE	0x10000 /* 64K (one sector) */  #define CONFIG_LOADS_ECHO	1	/* echo on for serial download */ -#define CFG_LOADS_BAUD_CHANGE	1	/* allow baudrate change */ +#define CONFIG_SYS_LOADS_BAUD_CHANGE	1	/* allow baudrate change */  /*   * BOOTP options @@ -439,26 +439,26 @@ extern unsigned long get_board_sys_clk(unsigned long dummy);  /*   * Miscellaneous configurable options   */ -#define CFG_LONGHELP			/* undef to save memory	*/ +#define CONFIG_SYS_LONGHELP			/* undef to save memory	*/  #define CONFIG_CMDLINE_EDITING		/* Command-line editing */ -#define CFG_LOAD_ADDR	0x2000000	/* default load address */ -#define CFG_PROMPT	"=> "		/* Monitor Command Prompt */ +#define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */ +#define CONFIG_SYS_PROMPT	"=> "		/* Monitor Command Prompt */  #if defined(CONFIG_CMD_KGDB) -#define CFG_CBSIZE	1024		/* Console I/O Buffer Size */ +#define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size */  #else -#define CFG_CBSIZE	256		/* Console I/O Buffer Size */ +#define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size */  #endif -#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */ -#define CFG_MAXARGS	16		/* max number of command args */ -#define CFG_BARGSIZE	CFG_CBSIZE	/* Boot Argument Buffer Size */ -#define CFG_HZ		1000		/* decrementer freq: 1ms ticks */ +#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ +#define CONFIG_SYS_MAXARGS	16		/* max number of command args */ +#define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE	/* Boot Argument Buffer Size */ +#define CONFIG_SYS_HZ		1000		/* decrementer freq: 1ms ticks */  /*   * For booting Linux, the board info and command line data   * have to be in the first 8 MB of memory, since this is   * the maximum mapped by the Linux kernel during initialization.   */ -#define CFG_BOOTMAPSZ	(8 << 20)	/* Initial Memory map for Linux*/ +#define CONFIG_SYS_BOOTMAPSZ	(8 << 20)	/* Initial Memory map for Linux*/  /*   * Internal Definitions |