diff options
Diffstat (limited to 'include/configs/MPC832XEMDS.h')
| -rw-r--r-- | include/configs/MPC832XEMDS.h | 384 | 
1 files changed, 192 insertions, 192 deletions
| diff --git a/include/configs/MPC832XEMDS.h b/include/configs/MPC832XEMDS.h index 9a9b500fa..bc56e682a 100644 --- a/include/configs/MPC832XEMDS.h +++ b/include/configs/MPC832XEMDS.h @@ -47,7 +47,7 @@  /*   * Hardware Reset Configuration Word   */ -#define CFG_HRCW_LOW (\ +#define CONFIG_SYS_HRCW_LOW (\  	HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\  	HRCWL_DDR_TO_SCB_CLK_2X1 |\  	HRCWL_VCO_1X2 |\ @@ -58,7 +58,7 @@  	HRCWL_CE_TO_PLL_1X3)  #ifdef CONFIG_PCISLAVE -#define CFG_HRCW_HIGH (\ +#define CONFIG_SYS_HRCW_HIGH (\  	HRCWH_PCI_AGENT |\  	HRCWH_PCI1_ARBITER_DISABLE |\  	HRCWH_CORE_ENABLE |\ @@ -69,7 +69,7 @@  	HRCWH_BIG_ENDIAN |\  	HRCWH_LALE_NORMAL)  #else -#define CFG_HRCW_HIGH (\ +#define CONFIG_SYS_HRCW_HIGH (\  	HRCWH_PCI_HOST |\  	HRCWH_PCI1_ARBITER_ENABLE |\  	HRCWH_CORE_ENABLE |\ @@ -84,7 +84,7 @@  /*   * System IO Config   */ -#define CFG_SICRL		0x00000000 +#define CONFIG_SYS_SICRL		0x00000000  #define CONFIG_BOARD_EARLY_INIT_F	/* call board_pre_init */  #define CONFIG_BOARD_EARLY_INIT_R @@ -92,15 +92,15 @@  /*   * IMMR new address   */ -#define CFG_IMMR		0xE0000000 +#define CONFIG_SYS_IMMR		0xE0000000  /*   * DDR Setup   */ -#define CFG_DDR_BASE		0x00000000	/* DDR is system memory */ -#define CFG_SDRAM_BASE		CFG_DDR_BASE -#define CFG_DDR_SDRAM_BASE	CFG_DDR_BASE -#define CFG_DDRCDR		0x73000002	/* DDR II voltage is 1.8V */ +#define CONFIG_SYS_DDR_BASE		0x00000000	/* DDR is system memory */ +#define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_BASE +#define CONFIG_SYS_DDR_SDRAM_BASE	CONFIG_SYS_DDR_BASE +#define CONFIG_SYS_DDRCDR		0x73000002	/* DDR II voltage is 1.8V */  #undef CONFIG_SPD_EEPROM  #if defined(CONFIG_SPD_EEPROM) @@ -110,106 +110,106 @@  #else  /* Manually set up DDR parameters   */ -#define CFG_DDR_SIZE		128	/* MB */ -#define CFG_DDR_CS0_CONFIG	0x80840102 -#define CFG_DDR_TIMING_0	0x00220802 -#define CFG_DDR_TIMING_1	0x3935d322 -#define CFG_DDR_TIMING_2	0x0f9048ca -#define CFG_DDR_TIMING_3	0x00000000 -#define CFG_DDR_CLK_CNTL	0x02000000 -#define CFG_DDR_MODE		0x44400232 -#define CFG_DDR_MODE2		0x8000c000 -#define CFG_DDR_INTERVAL	0x03200064 -#define CFG_DDR_CS0_BNDS	0x00000007 -#define CFG_DDR_SDRAM_CFG	0x43080000 -#define CFG_DDR_SDRAM_CFG2	0x00401000 +#define CONFIG_SYS_DDR_SIZE		128	/* MB */ +#define CONFIG_SYS_DDR_CS0_CONFIG	0x80840102 +#define CONFIG_SYS_DDR_TIMING_0	0x00220802 +#define CONFIG_SYS_DDR_TIMING_1	0x3935d322 +#define CONFIG_SYS_DDR_TIMING_2	0x0f9048ca +#define CONFIG_SYS_DDR_TIMING_3	0x00000000 +#define CONFIG_SYS_DDR_CLK_CNTL	0x02000000 +#define CONFIG_SYS_DDR_MODE		0x44400232 +#define CONFIG_SYS_DDR_MODE2		0x8000c000 +#define CONFIG_SYS_DDR_INTERVAL	0x03200064 +#define CONFIG_SYS_DDR_CS0_BNDS	0x00000007 +#define CONFIG_SYS_DDR_SDRAM_CFG	0x43080000 +#define CONFIG_SYS_DDR_SDRAM_CFG2	0x00401000  #endif  /*   * Memory test   */ -#undef CFG_DRAM_TEST		/* memory test, takes time */ -#define CFG_MEMTEST_START	0x00000000	/* memtest region */ -#define CFG_MEMTEST_END		0x00100000 +#undef CONFIG_SYS_DRAM_TEST		/* memory test, takes time */ +#define CONFIG_SYS_MEMTEST_START	0x00000000	/* memtest region */ +#define CONFIG_SYS_MEMTEST_END		0x00100000  /*   * The reserved memory   */ -#define CFG_MONITOR_BASE	TEXT_BASE	/* start of monitor */ +#define CONFIG_SYS_MONITOR_BASE	TEXT_BASE	/* start of monitor */ -#if (CFG_MONITOR_BASE < CFG_FLASH_BASE) -#define CFG_RAMBOOT +#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) +#define CONFIG_SYS_RAMBOOT  #else -#undef  CFG_RAMBOOT +#undef  CONFIG_SYS_RAMBOOT  #endif -/* CFG_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */ -#define CFG_MONITOR_LEN		(256 * 1024)	/* Reserve 256 kB for Mon */ -#define CFG_MALLOC_LEN		(128 * 1024)	/* Reserved for malloc */ +/* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */ +#define CONFIG_SYS_MONITOR_LEN		(256 * 1024)	/* Reserve 256 kB for Mon */ +#define CONFIG_SYS_MALLOC_LEN		(128 * 1024)	/* Reserved for malloc */  /*   * Initial RAM Base Address Setup   */ -#define CFG_INIT_RAM_LOCK	1 -#define CFG_INIT_RAM_ADDR	0xE6000000	/* Initial RAM address */ -#define CFG_INIT_RAM_END	0x1000		/* End of used area in RAM */ -#define CFG_GBL_DATA_SIZE	0x100		/* num bytes initial data */ -#define CFG_GBL_DATA_OFFSET	(CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE) +#define CONFIG_SYS_INIT_RAM_LOCK	1 +#define CONFIG_SYS_INIT_RAM_ADDR	0xE6000000	/* Initial RAM address */ +#define CONFIG_SYS_INIT_RAM_END	0x1000		/* End of used area in RAM */ +#define CONFIG_SYS_GBL_DATA_SIZE	0x100		/* num bytes initial data */ +#define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)  /*   * Local Bus Configuration & Clock Setup   */ -#define CFG_LCRR		(LCRR_DBYP | LCRR_CLKDIV_2) -#define CFG_LBC_LBCR		0x00000000 +#define CONFIG_SYS_LCRR		(LCRR_DBYP | LCRR_CLKDIV_2) +#define CONFIG_SYS_LBC_LBCR		0x00000000  /*   * FLASH on the Local Bus   */ -#define CFG_FLASH_CFI		/* use the Common Flash Interface */ +#define CONFIG_SYS_FLASH_CFI		/* use the Common Flash Interface */  #define CONFIG_FLASH_CFI_DRIVER	/* use the CFI driver */ -#define CFG_FLASH_BASE		0xFE000000	/* FLASH base address */ -#define CFG_FLASH_SIZE		16	/* FLASH size is 16M */ -#define CFG_FLASH_PROTECTION	1		/* Use h/w Flash protection. */ +#define CONFIG_SYS_FLASH_BASE		0xFE000000	/* FLASH base address */ +#define CONFIG_SYS_FLASH_SIZE		16	/* FLASH size is 16M */ +#define CONFIG_SYS_FLASH_PROTECTION	1		/* Use h/w Flash protection. */ -#define CFG_LBLAWBAR0_PRELIM	CFG_FLASH_BASE	/* Window base at flash base */ -#define CFG_LBLAWAR0_PRELIM	0x80000018	/* 32MB window size */ +#define CONFIG_SYS_LBLAWBAR0_PRELIM	CONFIG_SYS_FLASH_BASE	/* Window base at flash base */ +#define CONFIG_SYS_LBLAWAR0_PRELIM	0x80000018	/* 32MB window size */ -#define CFG_BR0_PRELIM	(CFG_FLASH_BASE |	/* Flash Base address */ \ +#define CONFIG_SYS_BR0_PRELIM	(CONFIG_SYS_FLASH_BASE |	/* Flash Base address */ \  			(2 << BR_PS_SHIFT) |	/* 16 bit port size */ \  			BR_V)			/* valid */ -#define CFG_OR0_PRELIM		0xfe006ff7	/* 16MB Flash size */ +#define CONFIG_SYS_OR0_PRELIM		0xfe006ff7	/* 16MB Flash size */ -#define CFG_MAX_FLASH_BANKS	1		/* number of banks */ -#define CFG_MAX_FLASH_SECT	128		/* sectors per device */ +#define CONFIG_SYS_MAX_FLASH_BANKS	1		/* number of banks */ +#define CONFIG_SYS_MAX_FLASH_SECT	128		/* sectors per device */ -#undef CFG_FLASH_CHECKSUM +#undef CONFIG_SYS_FLASH_CHECKSUM  /*   * BCSR on the Local Bus   */ -#define CFG_BCSR		0xF8000000 -#define CFG_LBLAWBAR1_PRELIM	CFG_BCSR	/* Access window base at BCSR base */ -#define CFG_LBLAWAR1_PRELIM	0x8000000E	/* Access window size 32K */ +#define CONFIG_SYS_BCSR		0xF8000000 +#define CONFIG_SYS_LBLAWBAR1_PRELIM	CONFIG_SYS_BCSR	/* Access window base at BCSR base */ +#define CONFIG_SYS_LBLAWAR1_PRELIM	0x8000000E	/* Access window size 32K */ -#define CFG_BR1_PRELIM		(CFG_BCSR|0x00000801)	/* Port size=8bit, MSEL=GPCM */ -#define CFG_OR1_PRELIM		0xFFFFE9f7	/* length 32K */ +#define CONFIG_SYS_BR1_PRELIM		(CONFIG_SYS_BCSR|0x00000801)	/* Port size=8bit, MSEL=GPCM */ +#define CONFIG_SYS_OR1_PRELIM		0xFFFFE9f7	/* length 32K */  /*   * SDRAM on the Local Bus   */ -#undef CFG_LB_SDRAM		/* The board has not SRDAM on local bus */ +#undef CONFIG_SYS_LB_SDRAM		/* The board has not SRDAM on local bus */ -#ifdef CFG_LB_SDRAM -#define CFG_LBC_SDRAM_BASE	0xF0000000	/* SDRAM base address */ -#define CFG_LBC_SDRAM_SIZE	64		/* LBC SDRAM is 64MB */ +#ifdef CONFIG_SYS_LB_SDRAM +#define CONFIG_SYS_LBC_SDRAM_BASE	0xF0000000	/* SDRAM base address */ +#define CONFIG_SYS_LBC_SDRAM_SIZE	64		/* LBC SDRAM is 64MB */ -#define CFG_LBLAWBAR2_PRELIM	CFG_LBC_SDRAM_BASE -#define CFG_LBLAWAR2_PRELIM	0x80000019	/* 64MB */ +#define CONFIG_SYS_LBLAWBAR2_PRELIM	CONFIG_SYS_LBC_SDRAM_BASE +#define CONFIG_SYS_LBLAWAR2_PRELIM	0x80000019	/* 64MB */  /*local bus BR2, OR2 definition for SDRAM if soldered on the EPB board */  /*   * Base Register 2 and Option Register 2 configure SDRAM. - * The SDRAM base address, CFG_LBC_SDRAM_BASE, is 0xf0000000. + * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.   *   * For BR2, need:   *    Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0 @@ -221,14 +221,14 @@   * 0    4    8    12   16   20   24   28   * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861   * - * CFG_LBC_SDRAM_BASE should be masked and OR'ed into + * CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into   * the top 17 bits of BR2.   */ -#define CFG_BR2_PRELIM	0xf0001861	/*Port size=32bit, MSEL=SDRAM */ +#define CONFIG_SYS_BR2_PRELIM	0xf0001861	/*Port size=32bit, MSEL=SDRAM */  /* - * The SDRAM size in MB, CFG_LBC_SDRAM_SIZE, is 64. + * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.   *   * For OR2, need:   *    64MB mask for AM, OR2[0:7] = 1111 1100 @@ -241,80 +241,80 @@   * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901   */ -#define CFG_OR2_PRELIM	0xfc006901 +#define CONFIG_SYS_OR2_PRELIM	0xfc006901 -#define CFG_LBC_LSRT	0x32000000	/* LB sdram refresh timer, about 6us */ -#define CFG_LBC_MRTPR	0x20000000	/* LB refresh timer prescal, 266MHz/32 */ +#define CONFIG_SYS_LBC_LSRT	0x32000000	/* LB sdram refresh timer, about 6us */ +#define CONFIG_SYS_LBC_MRTPR	0x20000000	/* LB refresh timer prescal, 266MHz/32 */  /*   * LSDMR masks   */ -#define CFG_LBC_LSDMR_OP_NORMAL	(0 << (31 - 4)) -#define CFG_LBC_LSDMR_OP_ARFRSH	(1 << (31 - 4)) -#define CFG_LBC_LSDMR_OP_SRFRSH	(2 << (31 - 4)) -#define CFG_LBC_LSDMR_OP_MRW	(3 << (31 - 4)) -#define CFG_LBC_LSDMR_OP_PRECH	(4 << (31 - 4)) -#define CFG_LBC_LSDMR_OP_PCHALL	(5 << (31 - 4)) -#define CFG_LBC_LSDMR_OP_ACTBNK	(6 << (31 - 4)) -#define CFG_LBC_LSDMR_OP_RWINV	(7 << (31 - 4)) +#define CONFIG_SYS_LBC_LSDMR_OP_NORMAL	(0 << (31 - 4)) +#define CONFIG_SYS_LBC_LSDMR_OP_ARFRSH	(1 << (31 - 4)) +#define CONFIG_SYS_LBC_LSDMR_OP_SRFRSH	(2 << (31 - 4)) +#define CONFIG_SYS_LBC_LSDMR_OP_MRW	(3 << (31 - 4)) +#define CONFIG_SYS_LBC_LSDMR_OP_PRECH	(4 << (31 - 4)) +#define CONFIG_SYS_LBC_LSDMR_OP_PCHALL	(5 << (31 - 4)) +#define CONFIG_SYS_LBC_LSDMR_OP_ACTBNK	(6 << (31 - 4)) +#define CONFIG_SYS_LBC_LSDMR_OP_RWINV	(7 << (31 - 4)) -#define CFG_LBC_LSDMR_COMMON	0x0063b723 +#define CONFIG_SYS_LBC_LSDMR_COMMON	0x0063b723  /*   * SDRAM Controller configuration sequence.   */ -#define CFG_LBC_LSDMR_1		( CFG_LBC_LSDMR_COMMON \ -				| CFG_LBC_LSDMR_OP_PCHALL) -#define CFG_LBC_LSDMR_2		( CFG_LBC_LSDMR_COMMON \ -				| CFG_LBC_LSDMR_OP_ARFRSH) -#define CFG_LBC_LSDMR_3		( CFG_LBC_LSDMR_COMMON \ -				| CFG_LBC_LSDMR_OP_ARFRSH) -#define CFG_LBC_LSDMR_4		( CFG_LBC_LSDMR_COMMON \ -				| CFG_LBC_LSDMR_OP_MRW) -#define CFG_LBC_LSDMR_5		( CFG_LBC_LSDMR_COMMON \ -				| CFG_LBC_LSDMR_OP_NORMAL) +#define CONFIG_SYS_LBC_LSDMR_1		( CONFIG_SYS_LBC_LSDMR_COMMON \ +				| CONFIG_SYS_LBC_LSDMR_OP_PCHALL) +#define CONFIG_SYS_LBC_LSDMR_2		( CONFIG_SYS_LBC_LSDMR_COMMON \ +				| CONFIG_SYS_LBC_LSDMR_OP_ARFRSH) +#define CONFIG_SYS_LBC_LSDMR_3		( CONFIG_SYS_LBC_LSDMR_COMMON \ +				| CONFIG_SYS_LBC_LSDMR_OP_ARFRSH) +#define CONFIG_SYS_LBC_LSDMR_4		( CONFIG_SYS_LBC_LSDMR_COMMON \ +				| CONFIG_SYS_LBC_LSDMR_OP_MRW) +#define CONFIG_SYS_LBC_LSDMR_5		( CONFIG_SYS_LBC_LSDMR_COMMON \ +				| CONFIG_SYS_LBC_LSDMR_OP_NORMAL)  #endif  /*   * Windows to access PIB via local bus   */ -#define CFG_LBLAWBAR3_PRELIM	0xf8008000	/* windows base 0xf8008000 */ -#define CFG_LBLAWAR3_PRELIM	0x8000000f	/* windows size 64KB */ +#define CONFIG_SYS_LBLAWBAR3_PRELIM	0xf8008000	/* windows base 0xf8008000 */ +#define CONFIG_SYS_LBLAWAR3_PRELIM	0x8000000f	/* windows size 64KB */  /*   * CS2 on Local Bus, to PIB   */ -#define CFG_BR2_PRELIM	0xf8008801	/* CS2 base address at 0xf8008000 */ -#define CFG_OR2_PRELIM	0xffffe9f7	/* size 32KB, port size 8bit, GPCM */ +#define CONFIG_SYS_BR2_PRELIM	0xf8008801	/* CS2 base address at 0xf8008000 */ +#define CONFIG_SYS_OR2_PRELIM	0xffffe9f7	/* size 32KB, port size 8bit, GPCM */  /*   * CS3 on Local Bus, to PIB   */ -#define CFG_BR3_PRELIM	0xf8010801	/* CS3 base address at 0xf8010000 */ -#define CFG_OR3_PRELIM	0xffffe9f7	/* size 32KB, port size 8bit, GPCM */ +#define CONFIG_SYS_BR3_PRELIM	0xf8010801	/* CS3 base address at 0xf8010000 */ +#define CONFIG_SYS_OR3_PRELIM	0xffffe9f7	/* size 32KB, port size 8bit, GPCM */  /*   * Serial Port   */  #define CONFIG_CONS_INDEX	1  #undef CONFIG_SERIAL_SOFTWARE_FIFO -#define CFG_NS16550 -#define CFG_NS16550_SERIAL -#define CFG_NS16550_REG_SIZE	1 -#define CFG_NS16550_CLK		get_bus_freq(0) +#define CONFIG_SYS_NS16550 +#define CONFIG_SYS_NS16550_SERIAL +#define CONFIG_SYS_NS16550_REG_SIZE	1 +#define CONFIG_SYS_NS16550_CLK		get_bus_freq(0) -#define CFG_BAUDRATE_TABLE  \ +#define CONFIG_SYS_BAUDRATE_TABLE  \  	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} -#define CFG_NS16550_COM1	(CFG_IMMR+0x4500) -#define CFG_NS16550_COM2	(CFG_IMMR+0x4600) +#define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_IMMR+0x4500) +#define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_IMMR+0x4600)  #define CONFIG_CMDLINE_EDITING	1	/* add command line history	*/  /* Use the HUSH parser */ -#define CFG_HUSH_PARSER -#ifdef CFG_HUSH_PARSER -#define CFG_PROMPT_HUSH_PS2 "> " +#define CONFIG_SYS_HUSH_PARSER +#ifdef CONFIG_SYS_HUSH_PARSER +#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "  #endif  /* pass open firmware flat tree */ @@ -326,34 +326,34 @@  #define CONFIG_HARD_I2C		/* I2C with hardware support */  #undef CONFIG_SOFT_I2C		/* I2C bit-banged */  #define CONFIG_FSL_I2C -#define CFG_I2C_SPEED	400000	/* I2C speed and slave address */ -#define CFG_I2C_SLAVE	0x7F -#define CFG_I2C_NOPROBES	{0x51}	/* Don't probe these addrs */ -#define CFG_I2C_OFFSET	0x3000 +#define CONFIG_SYS_I2C_SPEED	400000	/* I2C speed and slave address */ +#define CONFIG_SYS_I2C_SLAVE	0x7F +#define CONFIG_SYS_I2C_NOPROBES	{0x51}	/* Don't probe these addrs */ +#define CONFIG_SYS_I2C_OFFSET	0x3000  /*   * Config on-board RTC   */  #define CONFIG_RTC_DS1374		/* use ds1374 rtc via i2c */ -#define CFG_I2C_RTC_ADDR	0x68	/* at address 0x68 */ +#define CONFIG_SYS_I2C_RTC_ADDR	0x68	/* at address 0x68 */  /*   * General PCI   * Addresses are mapped 1-1.   */ -#define CFG_PCI_MEM_BASE	0x80000000 -#define CFG_PCI_MEM_PHYS	CFG_PCI_MEM_BASE -#define CFG_PCI_MEM_SIZE	0x10000000	/* 256M */ -#define CFG_PCI_MMIO_BASE	0x90000000 -#define CFG_PCI_MMIO_PHYS	CFG_PCI_MMIO_BASE -#define CFG_PCI_MMIO_SIZE	0x10000000	/* 256M */ -#define CFG_PCI_IO_BASE		0x00000000 -#define CFG_PCI_IO_PHYS		0xE0300000 -#define CFG_PCI_IO_SIZE		0x100000	/* 1M */ +#define CONFIG_SYS_PCI_MEM_BASE	0x80000000 +#define CONFIG_SYS_PCI_MEM_PHYS	CONFIG_SYS_PCI_MEM_BASE +#define CONFIG_SYS_PCI_MEM_SIZE	0x10000000	/* 256M */ +#define CONFIG_SYS_PCI_MMIO_BASE	0x90000000 +#define CONFIG_SYS_PCI_MMIO_PHYS	CONFIG_SYS_PCI_MMIO_BASE +#define CONFIG_SYS_PCI_MMIO_SIZE	0x10000000	/* 256M */ +#define CONFIG_SYS_PCI_IO_BASE		0x00000000 +#define CONFIG_SYS_PCI_IO_PHYS		0xE0300000 +#define CONFIG_SYS_PCI_IO_SIZE		0x100000	/* 1M */ -#define CFG_PCI_SLV_MEM_LOCAL	CFG_SDRAM_BASE -#define CFG_PCI_SLV_MEM_BUS	0x00000000 -#define CFG_PCI_SLV_MEM_SIZE	0x80000000 +#define CONFIG_SYS_PCI_SLV_MEM_LOCAL	CONFIG_SYS_SDRAM_BASE +#define CONFIG_SYS_PCI_SLV_MEM_BUS	0x00000000 +#define CONFIG_SYS_PCI_SLV_MEM_SIZE	0x80000000  #ifdef CONFIG_PCI @@ -363,7 +363,7 @@  #undef CONFIG_EEPRO100  #undef CONFIG_PCI_SCAN_SHOW	/* show pci devices on startup */ -#define CFG_PCI_SUBSYS_VENDORID	0x1957	/* Freescale */ +#define CONFIG_SYS_PCI_SUBSYS_VENDORID	0x1957	/* Freescale */  #endif	/* CONFIG_PCI */ @@ -381,42 +381,42 @@  #define CONFIG_UEC_ETH1		/* ETH3 */  #ifdef CONFIG_UEC_ETH1 -#define CFG_UEC1_UCC_NUM	2	/* UCC3 */ -#define CFG_UEC1_RX_CLK		QE_CLK9 -#define CFG_UEC1_TX_CLK		QE_CLK10 -#define CFG_UEC1_ETH_TYPE	FAST_ETH -#define CFG_UEC1_PHY_ADDR	3 -#define CFG_UEC1_INTERFACE_MODE	ENET_100_MII +#define CONFIG_SYS_UEC1_UCC_NUM	2	/* UCC3 */ +#define CONFIG_SYS_UEC1_RX_CLK		QE_CLK9 +#define CONFIG_SYS_UEC1_TX_CLK		QE_CLK10 +#define CONFIG_SYS_UEC1_ETH_TYPE	FAST_ETH +#define CONFIG_SYS_UEC1_PHY_ADDR	3 +#define CONFIG_SYS_UEC1_INTERFACE_MODE	ENET_100_MII  #endif  #define CONFIG_UEC_ETH2		/* ETH4 */  #ifdef CONFIG_UEC_ETH2 -#define CFG_UEC2_UCC_NUM	3	/* UCC4 */ -#define CFG_UEC2_RX_CLK		QE_CLK7 -#define CFG_UEC2_TX_CLK		QE_CLK8 -#define CFG_UEC2_ETH_TYPE	FAST_ETH -#define CFG_UEC2_PHY_ADDR	4 -#define CFG_UEC2_INTERFACE_MODE	ENET_100_MII +#define CONFIG_SYS_UEC2_UCC_NUM	3	/* UCC4 */ +#define CONFIG_SYS_UEC2_RX_CLK		QE_CLK7 +#define CONFIG_SYS_UEC2_TX_CLK		QE_CLK8 +#define CONFIG_SYS_UEC2_ETH_TYPE	FAST_ETH +#define CONFIG_SYS_UEC2_PHY_ADDR	4 +#define CONFIG_SYS_UEC2_INTERFACE_MODE	ENET_100_MII  #endif  /*   * Environment   */ -#ifndef CFG_RAMBOOT +#ifndef CONFIG_SYS_RAMBOOT  	#define CONFIG_ENV_IS_IN_FLASH	1 -	#define CONFIG_ENV_ADDR		(CFG_MONITOR_BASE + CFG_MONITOR_LEN) +	#define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)  	#define CONFIG_ENV_SECT_SIZE	0x20000  	#define CONFIG_ENV_SIZE		0x2000  #else -	#define CFG_NO_FLASH		1	/* Flash is not usable now */ +	#define CONFIG_SYS_NO_FLASH		1	/* Flash is not usable now */  	#define CONFIG_ENV_IS_NOWHERE	1	/* Store ENV in memory only */ -	#define CONFIG_ENV_ADDR		(CFG_MONITOR_BASE - 0x1000) +	#define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - 0x1000)  	#define CONFIG_ENV_SIZE		0x2000  #endif  #define CONFIG_LOADS_ECHO	1	/* echo on for serial download */ -#define CFG_LOADS_BAUD_CHANGE	1	/* allow baudrate change */ +#define CONFIG_SYS_LOADS_BAUD_CHANGE	1	/* allow baudrate change */  /*   * BOOTP options @@ -440,7 +440,7 @@      #define CONFIG_CMD_PCI  #endif -#if defined(CFG_RAMBOOT) +#if defined(CONFIG_SYS_RAMBOOT)      #undef CONFIG_CMD_ENV      #undef CONFIG_CMD_LOADS  #endif @@ -451,34 +451,34 @@  /*   * Miscellaneous configurable options   */ -#define CFG_LONGHELP		/* undef to save memory */ -#define CFG_LOAD_ADDR		0x2000000	/* default load address */ -#define CFG_PROMPT		"=> "	/* Monitor Command Prompt */ +#define CONFIG_SYS_LONGHELP		/* undef to save memory */ +#define CONFIG_SYS_LOAD_ADDR		0x2000000	/* default load address */ +#define CONFIG_SYS_PROMPT		"=> "	/* Monitor Command Prompt */  #if defined(CONFIG_CMD_KGDB) -	#define CFG_CBSIZE	1024	/* Console I/O Buffer Size */ +	#define CONFIG_SYS_CBSIZE	1024	/* Console I/O Buffer Size */  #else -	#define CFG_CBSIZE	256	/* Console I/O Buffer Size */ +	#define CONFIG_SYS_CBSIZE	256	/* Console I/O Buffer Size */  #endif -#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16)	/* Print Buffer Size */ -#define CFG_MAXARGS	16		/* max number of command args */ -#define CFG_BARGSIZE	CFG_CBSIZE	/* Boot Argument Buffer Size */ -#define CFG_HZ		1000		/* decrementer freq: 1ms ticks */ +#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)	/* Print Buffer Size */ +#define CONFIG_SYS_MAXARGS	16		/* max number of command args */ +#define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE	/* Boot Argument Buffer Size */ +#define CONFIG_SYS_HZ		1000		/* decrementer freq: 1ms ticks */  /*   * For booting Linux, the board info and command line data   * have to be in the first 8 MB of memory, since this is   * the maximum mapped by the Linux kernel during initialization.   */ -#define CFG_BOOTMAPSZ		(8 << 20)	/* Initial Memory map for Linux */ +#define CONFIG_SYS_BOOTMAPSZ		(8 << 20)	/* Initial Memory map for Linux */  /*   * Core HID Setup   */ -#define CFG_HID0_INIT		0x000000000 -#define CFG_HID0_FINAL		HID0_ENABLE_MACHINE_CHECK -#define CFG_HID2		HID2_HBE +#define CONFIG_SYS_HID0_INIT		0x000000000 +#define CONFIG_SYS_HID0_FINAL		HID0_ENABLE_MACHINE_CHECK +#define CONFIG_SYS_HID2		HID2_HBE  /*   * MMU Setup @@ -487,64 +487,64 @@  #define CONFIG_HIGH_BATS	1	/* High BATs supported */  /* DDR: cache cacheable */ -#define CFG_IBAT0L	(CFG_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE) -#define CFG_IBAT0U	(CFG_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP) -#define CFG_DBAT0L	CFG_IBAT0L -#define CFG_DBAT0U	CFG_IBAT0U +#define CONFIG_SYS_IBAT0L	(CONFIG_SYS_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE) +#define CONFIG_SYS_IBAT0U	(CONFIG_SYS_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP) +#define CONFIG_SYS_DBAT0L	CONFIG_SYS_IBAT0L +#define CONFIG_SYS_DBAT0U	CONFIG_SYS_IBAT0U  /* IMMRBAR & PCI IO: cache-inhibit and guarded */ -#define CFG_IBAT1L	(CFG_IMMR | BATL_PP_10 | \ +#define CONFIG_SYS_IBAT1L	(CONFIG_SYS_IMMR | BATL_PP_10 | \  			BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) -#define CFG_IBAT1U	(CFG_IMMR | BATU_BL_4M | BATU_VS | BATU_VP) -#define CFG_DBAT1L	CFG_IBAT1L -#define CFG_DBAT1U	CFG_IBAT1U +#define CONFIG_SYS_IBAT1U	(CONFIG_SYS_IMMR | BATU_BL_4M | BATU_VS | BATU_VP) +#define CONFIG_SYS_DBAT1L	CONFIG_SYS_IBAT1L +#define CONFIG_SYS_DBAT1U	CONFIG_SYS_IBAT1U  /* BCSR: cache-inhibit and guarded */ -#define CFG_IBAT2L	(CFG_BCSR | BATL_PP_10 | \ +#define CONFIG_SYS_IBAT2L	(CONFIG_SYS_BCSR | BATL_PP_10 | \  			BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) -#define CFG_IBAT2U	(CFG_BCSR | BATU_BL_128K | BATU_VS | BATU_VP) -#define CFG_DBAT2L	CFG_IBAT2L -#define CFG_DBAT2U	CFG_IBAT2U +#define CONFIG_SYS_IBAT2U	(CONFIG_SYS_BCSR | BATU_BL_128K | BATU_VS | BATU_VP) +#define CONFIG_SYS_DBAT2L	CONFIG_SYS_IBAT2L +#define CONFIG_SYS_DBAT2U	CONFIG_SYS_IBAT2U  /* FLASH: icache cacheable, but dcache-inhibit and guarded */ -#define CFG_IBAT3L	(CFG_FLASH_BASE | BATL_PP_10 | BATL_MEMCOHERENCE) -#define CFG_IBAT3U	(CFG_FLASH_BASE | BATU_BL_32M | BATU_VS | BATU_VP) -#define CFG_DBAT3L	(CFG_FLASH_BASE | BATL_PP_10 | \ +#define CONFIG_SYS_IBAT3L	(CONFIG_SYS_FLASH_BASE | BATL_PP_10 | BATL_MEMCOHERENCE) +#define CONFIG_SYS_IBAT3U	(CONFIG_SYS_FLASH_BASE | BATU_BL_32M | BATU_VS | BATU_VP) +#define CONFIG_SYS_DBAT3L	(CONFIG_SYS_FLASH_BASE | BATL_PP_10 | \  			BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) -#define CFG_DBAT3U	CFG_IBAT3U +#define CONFIG_SYS_DBAT3U	CONFIG_SYS_IBAT3U -#define CFG_IBAT4L	(0) -#define CFG_IBAT4U	(0) -#define CFG_DBAT4L	CFG_IBAT4L -#define CFG_DBAT4U	CFG_IBAT4U +#define CONFIG_SYS_IBAT4L	(0) +#define CONFIG_SYS_IBAT4U	(0) +#define CONFIG_SYS_DBAT4L	CONFIG_SYS_IBAT4L +#define CONFIG_SYS_DBAT4U	CONFIG_SYS_IBAT4U  /* Stack in dcache: cacheable, no memory coherence */ -#define CFG_IBAT5L	(CFG_INIT_RAM_ADDR | BATL_PP_10) -#define CFG_IBAT5U	(CFG_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP) -#define CFG_DBAT5L	CFG_IBAT5L -#define CFG_DBAT5U	CFG_IBAT5U +#define CONFIG_SYS_IBAT5L	(CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_10) +#define CONFIG_SYS_IBAT5U	(CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP) +#define CONFIG_SYS_DBAT5L	CONFIG_SYS_IBAT5L +#define CONFIG_SYS_DBAT5U	CONFIG_SYS_IBAT5U  #ifdef CONFIG_PCI  /* PCI MEM space: cacheable */ -#define CFG_IBAT6L	(CFG_PCI_MEM_PHYS | BATL_PP_10 | BATL_MEMCOHERENCE) -#define CFG_IBAT6U	(CFG_PCI_MEM_PHYS | BATU_BL_256M | BATU_VS | BATU_VP) -#define CFG_DBAT6L	CFG_IBAT6L -#define CFG_DBAT6U	CFG_IBAT6U +#define CONFIG_SYS_IBAT6L	(CONFIG_SYS_PCI_MEM_PHYS | BATL_PP_10 | BATL_MEMCOHERENCE) +#define CONFIG_SYS_IBAT6U	(CONFIG_SYS_PCI_MEM_PHYS | BATU_BL_256M | BATU_VS | BATU_VP) +#define CONFIG_SYS_DBAT6L	CONFIG_SYS_IBAT6L +#define CONFIG_SYS_DBAT6U	CONFIG_SYS_IBAT6U  /* PCI MMIO space: cache-inhibit and guarded */ -#define CFG_IBAT7L	(CFG_PCI_MMIO_PHYS | BATL_PP_10 | \ +#define CONFIG_SYS_IBAT7L	(CONFIG_SYS_PCI_MMIO_PHYS | BATL_PP_10 | \  			BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) -#define CFG_IBAT7U	(CFG_PCI_MMIO_PHYS | BATU_BL_256M | BATU_VS | BATU_VP) -#define CFG_DBAT7L	CFG_IBAT7L -#define CFG_DBAT7U	CFG_IBAT7U +#define CONFIG_SYS_IBAT7U	(CONFIG_SYS_PCI_MMIO_PHYS | BATU_BL_256M | BATU_VS | BATU_VP) +#define CONFIG_SYS_DBAT7L	CONFIG_SYS_IBAT7L +#define CONFIG_SYS_DBAT7U	CONFIG_SYS_IBAT7U  #else -#define CFG_IBAT6L	(0) -#define CFG_IBAT6U	(0) -#define CFG_IBAT7L	(0) -#define CFG_IBAT7U	(0) -#define CFG_DBAT6L	CFG_IBAT6L -#define CFG_DBAT6U	CFG_IBAT6U -#define CFG_DBAT7L	CFG_IBAT7L -#define CFG_DBAT7U	CFG_IBAT7U +#define CONFIG_SYS_IBAT6L	(0) +#define CONFIG_SYS_IBAT6U	(0) +#define CONFIG_SYS_IBAT7L	(0) +#define CONFIG_SYS_IBAT7U	(0) +#define CONFIG_SYS_DBAT6L	CONFIG_SYS_IBAT6L +#define CONFIG_SYS_DBAT6U	CONFIG_SYS_IBAT6U +#define CONFIG_SYS_DBAT7L	CONFIG_SYS_IBAT7L +#define CONFIG_SYS_DBAT7U	CONFIG_SYS_IBAT7U  #endif  /* |