diff options
Diffstat (limited to 'include/configs/MBX860T.h')
| -rw-r--r-- | include/configs/MBX860T.h | 138 | 
1 files changed, 69 insertions, 69 deletions
| diff --git a/include/configs/MBX860T.h b/include/configs/MBX860T.h index cc0511152..4cb3a696c 100644 --- a/include/configs/MBX860T.h +++ b/include/configs/MBX860T.h @@ -56,21 +56,21 @@  /*   * Miscellaneous configurable options   */ -#undef	CFG_LONGHELP			/* undef to save memory		*/ -#define	CFG_PROMPT		":>"		/* Monitor Command Prompt	*/ -#define	CFG_CBSIZE		256		/* Console I/O Buffer Size	*/ -#define	CFG_PBSIZE		(CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */ -#define	CFG_MAXARGS	16		/* max number of command args	*/ -#define CFG_BARGSIZE	CFG_CBSIZE	/* Boot Argument Buffer Size	*/ +#undef	CONFIG_SYS_LONGHELP			/* undef to save memory		*/ +#define	CONFIG_SYS_PROMPT		":>"		/* Monitor Command Prompt	*/ +#define	CONFIG_SYS_CBSIZE		256		/* Console I/O Buffer Size	*/ +#define	CONFIG_SYS_PBSIZE		(CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ +#define	CONFIG_SYS_MAXARGS	16		/* max number of command args	*/ +#define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE	/* Boot Argument Buffer Size	*/ -#define CFG_MEMTEST_START	0x0400000	/* memtest works on	*/ -#define CFG_MEMTEST_END		0x0800000	/* 4 ... 8 MB in DRAM	*/ +#define CONFIG_SYS_MEMTEST_START	0x0400000	/* memtest works on	*/ +#define CONFIG_SYS_MEMTEST_END		0x0800000	/* 4 ... 8 MB in DRAM	*/ -#define	CFG_LOAD_ADDR		0x100000	/* default load address	*/ +#define	CONFIG_SYS_LOAD_ADDR		0x100000	/* default load address	*/ -#define	CFG_HZ		1000		/* decrementer freq: 1 ms ticks	*/ +#define	CONFIG_SYS_HZ		1000		/* decrementer freq: 1 ms ticks	*/ -#define CFG_BAUDRATE_TABLE	{ 9600, 19200, 38400, 57600, 115200 } +#define CONFIG_SYS_BAUDRATE_TABLE	{ 9600, 19200, 38400, 57600, 115200 }  /*   * Low Level Configuration Settings @@ -80,61 +80,61 @@  /*-----------------------------------------------------------------------   * Internal Memory Mapped Register   */ -#define CFG_IMMR			0xFFA00000 -#define CFG_IMMR_SIZE		((uint)(64 * 1024)) -#define CFG_NVRAM_BASE		0xFA000000 /* NVRAM                          */ -#define CFG_NVRAM_OR		0xffe00000 /* w/o speed dependent flags!!    */ -#define CFG_CSR_BASE		0xFA100000 /* Control/Status Registers       */ -#define CFG_PCIMEM_BASE		0x80000000 /* PCI I/O and Memory Spaces      */ -#define CFG_PCIMEM_OR		0xA0000108 -#define CFG_PCIBRIDGE_BASE	0xFA210000 /* PCI-Bus Bridge Registers       */ -#define CFG_PCIBRIDGE_OR	0xFFFF0108 +#define CONFIG_SYS_IMMR			0xFFA00000 +#define CONFIG_SYS_IMMR_SIZE		((uint)(64 * 1024)) +#define CONFIG_SYS_NVRAM_BASE		0xFA000000 /* NVRAM                          */ +#define CONFIG_SYS_NVRAM_OR		0xffe00000 /* w/o speed dependent flags!!    */ +#define CONFIG_SYS_CSR_BASE		0xFA100000 /* Control/Status Registers       */ +#define CONFIG_SYS_PCIMEM_BASE		0x80000000 /* PCI I/O and Memory Spaces      */ +#define CONFIG_SYS_PCIMEM_OR		0xA0000108 +#define CONFIG_SYS_PCIBRIDGE_BASE	0xFA210000 /* PCI-Bus Bridge Registers       */ +#define CONFIG_SYS_PCIBRIDGE_OR	0xFFFF0108  /*-----------------------------------------------------------------------   * Definitions for initial stack pointer and data area (in DPRAM)   */ -#define CFG_INIT_RAM_ADDR	CFG_IMMR -#define	CFG_INIT_RAM_END	0x2f00	/* End of used area in DPRAM	*/ -#define	CFG_GBL_DATA_SIZE	64  /* size in bytes reserved for initial data */ -#define CFG_GBL_DATA_OFFSET	(CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE) -#define	CFG_INIT_VPD_SIZE	256 /* size in bytes reserved for vpd buffer */ -#define CFG_INIT_VPD_OFFSET	(CFG_GBL_DATA_OFFSET - CFG_INIT_VPD_SIZE) -#define	CFG_INIT_SP_OFFSET	(CFG_INIT_VPD_OFFSET-8) +#define CONFIG_SYS_INIT_RAM_ADDR	CONFIG_SYS_IMMR +#define	CONFIG_SYS_INIT_RAM_END	0x2f00	/* End of used area in DPRAM	*/ +#define	CONFIG_SYS_GBL_DATA_SIZE	64  /* size in bytes reserved for initial data */ +#define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE) +#define	CONFIG_SYS_INIT_VPD_SIZE	256 /* size in bytes reserved for vpd buffer */ +#define CONFIG_SYS_INIT_VPD_OFFSET	(CONFIG_SYS_GBL_DATA_OFFSET - CONFIG_SYS_INIT_VPD_SIZE) +#define	CONFIG_SYS_INIT_SP_OFFSET	(CONFIG_SYS_INIT_VPD_OFFSET-8)  /*-----------------------------------------------------------------------   * Offset in DPMEM where we keep the VPD data   */ -#define CFG_DPRAMVPD		(CFG_INIT_VPD_OFFSET - 0x2000) +#define CONFIG_SYS_DPRAMVPD		(CONFIG_SYS_INIT_VPD_OFFSET - 0x2000)  /*-----------------------------------------------------------------------   * Start addresses for the final memory configuration   * (Set up by the startup code) - * Please note that CFG_SDRAM_BASE _must_ start at 0 + * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0   */ -#define	CFG_SDRAM_BASE		0x00000000 -#define CFG_FLASH_BASE		0x00000000 +#define	CONFIG_SYS_SDRAM_BASE		0x00000000 +#define CONFIG_SYS_FLASH_BASE		0x00000000  /*0xFE000000*/ -#define CFG_FLASH_SIZE		((uint)(8 * 1024 * 1024))	/* max 8Mbyte */ -#define CFG_MONITOR_BASE	CFG_FLASH_BASE -#define	CFG_MONITOR_LEN		(256 << 10)	/* Reserve 256 kB for Monitor	*/ -#define CFG_HWINFO_ADDR		(CFG_FLASH_BASE + CFG_MONITOR_LEN - CFG_HWINFO_LEN) -#define	CFG_MALLOC_LEN		(256 << 10)	/* Reserve 256 kB for malloc()	*/ +#define CONFIG_SYS_FLASH_SIZE		((uint)(8 * 1024 * 1024))	/* max 8Mbyte */ +#define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_FLASH_BASE +#define	CONFIG_SYS_MONITOR_LEN		(256 << 10)	/* Reserve 256 kB for Monitor	*/ +#define CONFIG_SYS_HWINFO_ADDR		(CONFIG_SYS_FLASH_BASE + CONFIG_SYS_MONITOR_LEN - CONFIG_SYS_HWINFO_LEN) +#define	CONFIG_SYS_MALLOC_LEN		(256 << 10)	/* Reserve 256 kB for malloc()	*/  /*   * For booting Linux, the board info and command line data   * have to be in the first 8 MB of memory, since this is   * the maximum mapped by the Linux kernel during initialization.   */ -#define	CFG_BOOTMAPSZ		(8 << 20)	/* Initial Memory map for Linux	*/ +#define	CONFIG_SYS_BOOTMAPSZ		(8 << 20)	/* Initial Memory map for Linux	*/  /*-----------------------------------------------------------------------   * FLASH organization   */ -#define CFG_MAX_FLASH_BANKS	4	/* max number of memory banks		*/ -#define CFG_MAX_FLASH_SECT	16	/* max number of sectors on one chip	*/ +#define CONFIG_SYS_MAX_FLASH_BANKS	4	/* max number of memory banks		*/ +#define CONFIG_SYS_MAX_FLASH_SECT	16	/* max number of sectors on one chip	*/ -#define CFG_FLASH_ERASE_TOUT	120000	/* Timeout for Flash Erase (in ms)	*/ -#define CFG_FLASH_WRITE_TOUT	500	/* Timeout for Flash Write (in ms)	*/ +#define CONFIG_SYS_FLASH_ERASE_TOUT	120000	/* Timeout for Flash Erase (in ms)	*/ +#define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Timeout for Flash Write (in ms)	*/  /*-----------------------------------------------------------------------   * NVRAM Configuration @@ -144,15 +144,15 @@   * access the NVRAM at the offset 0x1000.   */  #define CONFIG_ENV_IS_IN_NVRAM	1	/* turn on NVRAM env feature */ -#define CONFIG_ENV_ADDR		(CFG_NVRAM_BASE + 0x1000) +#define CONFIG_ENV_ADDR		(CONFIG_SYS_NVRAM_BASE + 0x1000)  #define CONFIG_ENV_SIZE		0x1000  /*-----------------------------------------------------------------------   * Cache Configuration   */ -#define CFG_CACHELINE_SIZE	16	/* For all MPC8xx CPUs			*/ +#define CONFIG_SYS_CACHELINE_SIZE	16	/* For all MPC8xx CPUs			*/  #if defined(CONFIG_CMD_KGDB) -#define CFG_CACHELINE_SHIFT	4	/* log base 2 of the above value	*/ +#define CONFIG_SYS_CACHELINE_SHIFT	4	/* log base 2 of the above value	*/  #endif  /*----------------------------------------------------------------------- @@ -162,10 +162,10 @@   * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze   */  #if defined(CONFIG_WATCHDOG) -#define CFG_SYPCR	(SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \ +#define CONFIG_SYS_SYPCR	(SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \  			 SYPCR_SWE  | SYPCR_SWRI| SYPCR_SWP)  #else -#define CFG_SYPCR	(SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF) +#define CONFIG_SYS_SYPCR	(SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF)  #endif  /*----------------------------------------------------------------------- @@ -173,21 +173,21 @@   *-----------------------------------------------------------------------   * PCMCIA config., multi-function pin tri-state   */ -#define CFG_SIUMCR	(SIUMCR_DBGC11 | SIUMCR_DPC | SIUMCR_MLRC10 | SIUMCR_SEME) +#define CONFIG_SYS_SIUMCR	(SIUMCR_DBGC11 | SIUMCR_DPC | SIUMCR_MLRC10 | SIUMCR_SEME)  /*-----------------------------------------------------------------------   * TBSCR - Time Base Status and Control				11-26   *-----------------------------------------------------------------------   * Clear Reference Interrupt Status, Timebase freezing enabled   */ -#define CFG_TBSCR	(TBSCR_REFA | TBSCR_REFB | TBSCR_TBF) +#define CONFIG_SYS_TBSCR	(TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)  /*-----------------------------------------------------------------------   * PISCR - Periodic Interrupt Status and Control		11-31   *-----------------------------------------------------------------------   * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled   */ -#define CFG_PISCR	(PISCR_PS | PISCR_PITF | PISCR_PTE) +#define CONFIG_SYS_PISCR	(PISCR_PS | PISCR_PITF | PISCR_PTE)  /*-----------------------------------------------------------------------   * PLPRCR - PLL, Low-Power, and Reset Control Register		15-30 @@ -195,7 +195,7 @@   * Reset PLL lock status sticky bit, timer expired status bit and timer   * interrupt status bit - leave PLL multiplication factor unchanged !   */ -#define CFG_PLPRCR	(PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST) +#define CONFIG_SYS_PLPRCR	(PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)  /*-----------------------------------------------------------------------   * SCCR - System Clock and reset Control Register		15-27 @@ -204,14 +204,14 @@   * power management and some other internal clocks   */  #define SCCR_MASK	(SCCR_RTDIV | SCCR_RTSEL) -#define CFG_SCCR	SCCR_TBS +#define CONFIG_SYS_SCCR	SCCR_TBS   /*-----------------------------------------------------------------------   *   *-----------------------------------------------------------------------   *   */ -#define CFG_DER		0 +#define CONFIG_SYS_DER		0  /* Because of the way the 860 starts up and assigns CS0 the  * entire address space, we have to set the memory controller @@ -235,20 +235,20 @@  #define FLASH_BASE0_PRELIM	0xFE000000	/* FLASH bank #0	*/  #define FLASH_BASE1_PRELIM	0xFF010000	/* FLASH bank #0	*/ -#define CFG_REMAP_OR_AM		0x80000000	/* OR addr mask */ -#define CFG_PRELIM_OR_AM	0xFFF00000	/* OR addr mask */ +#define CONFIG_SYS_REMAP_OR_AM		0x80000000	/* OR addr mask */ +#define CONFIG_SYS_PRELIM_OR_AM	0xFFF00000	/* OR addr mask */  /* FLASH timing: ACS = 10, TRLX = 1, CSNT = 1, SCY = 3, EHTR = 0	*/ -#define CFG_OR_TIMING_FLASH	(OR_CSNT_SAM  | OR_ACS_DIV4 | OR_BI | OR_SCY_3_CLK | OR_TRLX) +#define CONFIG_SYS_OR_TIMING_FLASH	(OR_CSNT_SAM  | OR_ACS_DIV4 | OR_BI | OR_SCY_3_CLK | OR_TRLX) -#define CFG_OR0_REMAP	(CFG_REMAP_OR_AM  | CFG_OR_TIMING_FLASH) -#define CFG_OR0_PRELIM	(0xFF800000 | OR_CSNT_SAM | OR_BI | OR_SCY_3_CLK)   /* 1 Mbyte until detected and only 1 Mbyte is needed*/ -#define CFG_BR0_PRELIM	(0xFE000000 | BR_V ) +#define CONFIG_SYS_OR0_REMAP	(CONFIG_SYS_REMAP_OR_AM  | CONFIG_SYS_OR_TIMING_FLASH) +#define CONFIG_SYS_OR0_PRELIM	(0xFF800000 | OR_CSNT_SAM | OR_BI | OR_SCY_3_CLK)   /* 1 Mbyte until detected and only 1 Mbyte is needed*/ +#define CONFIG_SYS_BR0_PRELIM	(0xFE000000 | BR_V )  /* BCSRx - Board Control and Status Registers */ -#define CFG_OR1_REMAP	CFG_OR0_REMAP -#define CFG_OR1_PRELIM	0xFFC00000 | OR_ACS_DIV4 -#define CFG_BR1_PRELIM	(0x00000000 | BR_MS_UPMA | BR_V ) +#define CONFIG_SYS_OR1_REMAP	CONFIG_SYS_OR0_REMAP +#define CONFIG_SYS_OR1_PRELIM	0xFFC00000 | OR_ACS_DIV4 +#define CONFIG_SYS_BR1_PRELIM	(0x00000000 | BR_MS_UPMA | BR_V )  /* @@ -256,30 +256,30 @@   */  /* periodic timer for refresh */ -#define CFG_MAMR_PTA		97		/* start with divider for 100 MHz	*/ +#define CONFIG_SYS_MAMR_PTA		97		/* start with divider for 100 MHz	*/  /* refresh rate 15.6 us (= 64 ms / 4K = 62.4 / quad bursts) for <= 128 MBit	*/ -#define CFG_MPTPR_2BK_4K	MPTPR_PTP_DIV16		/* setting for 2 banks	*/ -#define CFG_MPTPR_1BK_4K	MPTPR_PTP_DIV32		/* setting for 1 bank	*/ +#define CONFIG_SYS_MPTPR_2BK_4K	MPTPR_PTP_DIV16		/* setting for 2 banks	*/ +#define CONFIG_SYS_MPTPR_1BK_4K	MPTPR_PTP_DIV32		/* setting for 1 bank	*/  /* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit		*/ -#define CFG_MPTPR_2BK_8K	MPTPR_PTP_DIV8		/* setting for 2 banks	*/ -#define CFG_MPTPR_1BK_8K	MPTPR_PTP_DIV16		/* setting for 1 bank	*/ +#define CONFIG_SYS_MPTPR_2BK_8K	MPTPR_PTP_DIV8		/* setting for 2 banks	*/ +#define CONFIG_SYS_MPTPR_1BK_8K	MPTPR_PTP_DIV16		/* setting for 1 bank	*/  /*   * MAMR settings for SDRAM   */  /* 8 column SDRAM */ -#define CFG_MAMR_8COL	((CFG_MAMR_PTA << MAMR_PTA_SHIFT)  | MAMR_PTAE	    |	\ +#define CONFIG_SYS_MAMR_8COL	((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT)  | MAMR_PTAE	    |	\  			 MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 |	\  			 MAMR_RLFA_1X	 | MAMR_WLFA_1X	   | MAMR_TLFA_4X)  /* 9 column SDRAM */ -#define CFG_MAMR_9COL	((CFG_MAMR_PTA << MAMR_PTA_SHIFT)  | MAMR_PTAE	    |	\ +#define CONFIG_SYS_MAMR_9COL	((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT)  | MAMR_PTAE	    |	\  			 MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 |	\  			 MAMR_RLFA_1X	 | MAMR_WLFA_1X	   | MAMR_TLFA_4X) -#define CFG_MAMR		0x13821000 +#define CONFIG_SYS_MAMR		0x13821000  /*   * Internal Definitions   * |