diff options
Diffstat (limited to 'include/configs/FADS823.h')
| -rw-r--r-- | include/configs/FADS823.h | 138 | 
1 files changed, 69 insertions, 69 deletions
| diff --git a/include/configs/FADS823.h b/include/configs/FADS823.h index abf51ef01..cb759602b 100644 --- a/include/configs/FADS823.h +++ b/include/configs/FADS823.h @@ -18,14 +18,14 @@   * 00000000 -> nnnnnnnn : sdram/dram setup by U-Boot  */ -#define CFG_PCMCIA_IO_ADDR	0xff020000 -#define CFG_PCMCIA_IO_SIZE	0x10000 -#define CFG_PCMCIA_MEM_ADDR	0xe0000000 -#define CFG_PCMCIA_MEM_SIZE	0x10000 -#define CFG_IMMR		0xFF000000 -#define	CFG_SDRAM_SIZE		(4<<20) /* standard FADS has 4M */ -#define	CFG_SDRAM_BASE		0x00000000 -#define CFG_FLASH_BASE		0x02800000 +#define CONFIG_SYS_PCMCIA_IO_ADDR	0xff020000 +#define CONFIG_SYS_PCMCIA_IO_SIZE	0x10000 +#define CONFIG_SYS_PCMCIA_MEM_ADDR	0xe0000000 +#define CONFIG_SYS_PCMCIA_MEM_SIZE	0x10000 +#define CONFIG_SYS_IMMR		0xFF000000 +#define	CONFIG_SYS_SDRAM_SIZE		(4<<20) /* standard FADS has 4M */ +#define	CONFIG_SYS_SDRAM_BASE		0x00000000 +#define CONFIG_SYS_FLASH_BASE		0x02800000  #define BCSR_ADDR		((uint) 0xff010000)  #define FLASH_BASE0_PRELIM	0x02800000	/* FLASH bank #0	*/ @@ -43,8 +43,8 @@  #define CONFIG_VIDEO		1	/* To enable video controller support */  #define CONFIG_HARD_I2C		1	/* To I2C with hardware support */ -#define CFG_I2C_SPEED		400000	/* I2C speed and slave address */ -#define CFG_I2C_SLAVE		0x7F +#define CONFIG_SYS_I2C_SPEED		400000	/* I2C speed and slave address */ +#define CONFIG_SYS_I2C_SLAVE		0x7F  /*#define CONFIG_PCMCIA		1	/ * To enable PCMCIA support */ @@ -82,7 +82,7 @@  #else  #define MPC8XX_FACT	10			/* Multiply by 10 */  #define MPC8XX_XIN	5000000			/* 5 MHz in */ -#define CFG_PLPRCR_MF	(MPC8XX_FACT-1) << 20	/* From 0 to 4095 */ +#define CONFIG_SYS_PLPRCR_MF	(MPC8XX_FACT-1) << 20	/* From 0 to 4095 */  #endif  #define MPC8XX_HZ ((MPC8XX_XIN) * (MPC8XX_FACT)) @@ -134,25 +134,25 @@  /*   * Miscellaneous configurable options   */ -#define	CFG_LONGHELP				/* undef to save memory		*/ -#define	CFG_PROMPT		":>"		/* Monitor Command Prompt	*/ +#define	CONFIG_SYS_LONGHELP				/* undef to save memory		*/ +#define	CONFIG_SYS_PROMPT		":>"		/* Monitor Command Prompt	*/  #if defined(CONFIG_CMD_KGDB) -#define	CFG_CBSIZE		1024		/* Console I/O Buffer Size	*/ +#define	CONFIG_SYS_CBSIZE		1024		/* Console I/O Buffer Size	*/  #else -#define	CFG_CBSIZE		256		/* Console I/O Buffer Size	*/ +#define	CONFIG_SYS_CBSIZE		256		/* Console I/O Buffer Size	*/  #endif -#define	CFG_PBSIZE		(CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */ -#define	CFG_MAXARGS		16		/* max number of command args	*/ -#define CFG_BARGSIZE		CFG_CBSIZE	/* Boot Argument Buffer Size	*/ +#define	CONFIG_SYS_PBSIZE		(CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ +#define	CONFIG_SYS_MAXARGS		16		/* max number of command args	*/ +#define CONFIG_SYS_BARGSIZE		CONFIG_SYS_CBSIZE	/* Boot Argument Buffer Size	*/ -#define CFG_MEMTEST_START	0x00004000	/* memtest works on	*/ -#define CFG_MEMTEST_END		0x01000000	/* 0 ... 16 MB in DRAM	*/ +#define CONFIG_SYS_MEMTEST_START	0x00004000	/* memtest works on	*/ +#define CONFIG_SYS_MEMTEST_END		0x01000000	/* 0 ... 16 MB in DRAM	*/ -#define CFG_LOAD_ADDR		0x00100000	/* default load address */ +#define CONFIG_SYS_LOAD_ADDR		0x00100000	/* default load address */ -#define	CFG_HZ		1000		/* decrementer freq: 1 ms ticks	*/ +#define	CONFIG_SYS_HZ		1000		/* decrementer freq: 1 ms ticks	*/ -#define CFG_BAUDRATE_TABLE	{ 9600, 19200, 38400, 57600, 115200 } +#define CONFIG_SYS_BAUDRATE_TABLE	{ 9600, 19200, 38400, 57600, 115200 }  /*   * Low Level Configuration Settings @@ -162,58 +162,58 @@  /*-----------------------------------------------------------------------   * Internal Memory Mapped Register   */ -#define CFG_IMMR_SIZE		((uint)(64 * 1024)) +#define CONFIG_SYS_IMMR_SIZE		((uint)(64 * 1024))  /*-----------------------------------------------------------------------   * Definitions for initial stack pointer and data area (in DPRAM)   */ -#define CFG_INIT_RAM_ADDR	CFG_IMMR -#define	CFG_INIT_RAM_END	0x2F00	/* End of used area in DPRAM	*/ -#define	CFG_GBL_DATA_SIZE	64	/* size in bytes reserved for initial data */ -#define CFG_GBL_DATA_OFFSET	(CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE) -#define	CFG_INIT_SP_OFFSET	CFG_GBL_DATA_OFFSET +#define CONFIG_SYS_INIT_RAM_ADDR	CONFIG_SYS_IMMR +#define	CONFIG_SYS_INIT_RAM_END	0x2F00	/* End of used area in DPRAM	*/ +#define	CONFIG_SYS_GBL_DATA_SIZE	64	/* size in bytes reserved for initial data */ +#define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE) +#define	CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET  /*-----------------------------------------------------------------------   * Start addresses for the final memory configuration   * (Set up by the startup code) - * Please note that CFG_SDRAM_BASE _must_ start at 0 + * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0   * Also NOTE that it doesn't mean SDRAM - it means MEMORY.   */ -#define CFG_FLASH_SIZE		((uint)(8 * 1024 * 1024))	/* max 8Mbyte */ +#define CONFIG_SYS_FLASH_SIZE		((uint)(8 * 1024 * 1024))	/* max 8Mbyte */  #if 0 -#define	CFG_MONITOR_LEN		(256 << 10)	/* Reserve 256 kB for Monitor	*/ +#define	CONFIG_SYS_MONITOR_LEN		(256 << 10)	/* Reserve 256 kB for Monitor	*/  #else -#define	CFG_MONITOR_LEN		(512 << 10)	/* Reserve 512 kB for Monitor	*/ +#define	CONFIG_SYS_MONITOR_LEN		(512 << 10)	/* Reserve 512 kB for Monitor	*/  #endif -#define CFG_MONITOR_BASE	CFG_FLASH_BASE -#define	CFG_MALLOC_LEN		(128 << 10)	/* Reserve 128 kB for malloc()	*/ +#define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_FLASH_BASE +#define	CONFIG_SYS_MALLOC_LEN		(128 << 10)	/* Reserve 128 kB for malloc()	*/  /*   * For booting Linux, the board info and command line data   * have to be in the first 8 MB of memory, since this is   * the maximum mapped by the Linux kernel during initialization.   */ -#define	CFG_BOOTMAPSZ		(8 << 20)	/* Initial Memory map for Linux	*/ +#define	CONFIG_SYS_BOOTMAPSZ		(8 << 20)	/* Initial Memory map for Linux	*/  /*-----------------------------------------------------------------------   * FLASH organization   */ -#define CFG_MAX_FLASH_BANKS	1	/* max number of memory banks		*/ -#define CFG_MAX_FLASH_SECT	8	/* max number of sectors on one chip	*/ +#define CONFIG_SYS_MAX_FLASH_BANKS	1	/* max number of memory banks		*/ +#define CONFIG_SYS_MAX_FLASH_SECT	8	/* max number of sectors on one chip	*/ -#define CFG_FLASH_ERASE_TOUT	120000	/* Timeout for Flash Erase (in ms)	*/ -#define CFG_FLASH_WRITE_TOUT	500	/* Timeout for Flash Write (in ms)	*/ +#define CONFIG_SYS_FLASH_ERASE_TOUT	120000	/* Timeout for Flash Erase (in ms)	*/ +#define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Timeout for Flash Write (in ms)	*/  #define	CONFIG_ENV_IS_IN_FLASH	1  #define CONFIG_ENV_OFFSET		0x00040000	/* Offset of Environment Sector */  #define	CONFIG_ENV_SIZE		0x40000	/* Total Size of Environment Sector	*/ -#define	CFG_USE_PPCENV			/* Environment embedded in sect .ppcenv */ +#define	CONFIG_SYS_USE_PPCENV			/* Environment embedded in sect .ppcenv */  /*-----------------------------------------------------------------------   * Cache Configuration   */ -#define CFG_CACHELINE_SIZE	16	/* For all MPC8xx CPUs			*/ +#define CONFIG_SYS_CACHELINE_SIZE	16	/* For all MPC8xx CPUs			*/  #if defined(CONFIG_CMD_KGDB) -#define CFG_CACHELINE_SHIFT	4	/* log base 2 of the above value	*/ +#define CONFIG_SYS_CACHELINE_SHIFT	4	/* log base 2 of the above value	*/  #endif  /*----------------------------------------------------------------------- @@ -223,10 +223,10 @@   * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze   */  #if defined(CONFIG_WATCHDOG) -#define CFG_SYPCR	(SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \ +#define CONFIG_SYS_SYPCR	(SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \  			 SYPCR_SWE  | SYPCR_SWRI| SYPCR_SWP)  #else -#define CFG_SYPCR	(SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP) +#define CONFIG_SYS_SYPCR	(SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)  #endif  /*----------------------------------------------------------------------- @@ -234,21 +234,21 @@   *-----------------------------------------------------------------------   * PCMCIA config., multi-function pin tri-state   */ -#define CFG_SIUMCR	(SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01) +#define CONFIG_SYS_SIUMCR	(SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01)  /*-----------------------------------------------------------------------   * TBSCR - Time Base Status and Control					11-26   *-----------------------------------------------------------------------   * Clear Reference Interrupt Status, Timebase freezing enabled   */ -#define CFG_TBSCR	(TBSCR_REFA | TBSCR_REFB | TBSCR_TBE) +#define CONFIG_SYS_TBSCR	(TBSCR_REFA | TBSCR_REFB | TBSCR_TBE)  /*-----------------------------------------------------------------------   * PISCR - Periodic Interrupt Status and Control		11-31   *-----------------------------------------------------------------------   * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled   */ -#define CFG_PISCR	(PISCR_PS | PISCR_PITF) +#define CONFIG_SYS_PISCR	(PISCR_PS | PISCR_PITF)  /*-----------------------------------------------------------------------   * PLPRCR - PLL, Low-Power, and Reset Control Register	15-30 @@ -256,7 +256,7 @@   * Reset PLL lock status sticky bit, timer expired status bit and timer  *   * interrupt status bit - leave PLL multiplication factor unchanged !   */ -#define CFG_PLPRCR	(PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST | CFG_PLPRCR_MF) +#define CONFIG_SYS_PLPRCR	(PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST | CONFIG_SYS_PLPRCR_MF)  /*-----------------------------------------------------------------------   * SCCR - System Clock and reset Control Register		15-27 @@ -265,7 +265,7 @@   * power management and some other internal clocks   */  #define SCCR_MASK	SCCR_EBDF11 -#define CFG_SCCR       (SCCR_TBS     | \ +#define CONFIG_SYS_SCCR       (SCCR_TBS     | \  				SCCR_COM00   | SCCR_DFSYNC00 | SCCR_DFBRG00  | \  				SCCR_DFNL000 | SCCR_DFNH000  | SCCR_DFLCD000 | \  				SCCR_DFALCD00) @@ -275,7 +275,7 @@   *-----------------------------------------------------------------------   *   */ -#define CFG_DER		0 +#define CONFIG_SYS_DER		0  /* Because of the way the 860 starts up and assigns CS0 the  * entire address space, we have to set the memory controller @@ -296,20 +296,20 @@  #define FLASH_BASE1_PRELIM	0x00000000	/* FLASH bank #1	*/ -#define CFG_REMAP_OR_AM		0x80000000	/* OR addr mask */ -#define CFG_PRELIM_OR_AM	0xFFE00000	/* OR addr mask */ +#define CONFIG_SYS_REMAP_OR_AM		0x80000000	/* OR addr mask */ +#define CONFIG_SYS_PRELIM_OR_AM	0xFFE00000	/* OR addr mask */  /* FLASH timing: ACS = 10, TRLX = 1, CSNT = 1, SCY = 3, EHTR = 0	*/ -#define CFG_OR_TIMING_FLASH	(OR_CSNT_SAM  | OR_ACS_DIV4 | OR_BI | OR_SCY_3_CLK | OR_TRLX) +#define CONFIG_SYS_OR_TIMING_FLASH	(OR_CSNT_SAM  | OR_ACS_DIV4 | OR_BI | OR_SCY_3_CLK | OR_TRLX) -#define CFG_OR0_REMAP	(CFG_REMAP_OR_AM  | CFG_OR_TIMING_FLASH) -#define CFG_OR0_PRELIM	(CFG_PRELIM_OR_AM | CFG_OR_TIMING_FLASH)   /* 1 Mbyte until detected and only 1 Mbyte is needed*/ -#define CFG_BR0_PRELIM	((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V ) +#define CONFIG_SYS_OR0_REMAP	(CONFIG_SYS_REMAP_OR_AM  | CONFIG_SYS_OR_TIMING_FLASH) +#define CONFIG_SYS_OR0_PRELIM	(CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)   /* 1 Mbyte until detected and only 1 Mbyte is needed*/ +#define CONFIG_SYS_BR0_PRELIM	((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V )  /* BCSRx - Board Control and Status Registers */ -#define CFG_OR1_REMAP	CFG_OR0_REMAP -#define CFG_OR1_PRELIM	0xffff8110									/* 64Kbyte address space */ -#define CFG_BR1_PRELIM	((BCSR_ADDR) | BR_V ) +#define CONFIG_SYS_OR1_REMAP	CONFIG_SYS_OR0_REMAP +#define CONFIG_SYS_OR1_PRELIM	0xffff8110									/* 64Kbyte address space */ +#define CONFIG_SYS_BR1_PRELIM	((BCSR_ADDR) | BR_V )  /* @@ -317,30 +317,30 @@   */  /* periodic timer for refresh */ -#define CFG_MAMR_PTA		97		/* start with divider for 100 MHz	*/ +#define CONFIG_SYS_MAMR_PTA		97		/* start with divider for 100 MHz	*/  /* refresh rate 15.6 us (= 64 ms / 4K = 62.4 / quad bursts) for <= 128 MBit	*/ -#define CFG_MPTPR_2BK_4K	MPTPR_PTP_DIV16		/* setting for 2 banks	*/ -#define CFG_MPTPR_1BK_4K	MPTPR_PTP_DIV32		/* setting for 1 bank	*/ +#define CONFIG_SYS_MPTPR_2BK_4K	MPTPR_PTP_DIV16		/* setting for 2 banks	*/ +#define CONFIG_SYS_MPTPR_1BK_4K	MPTPR_PTP_DIV32		/* setting for 1 bank	*/  /* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit		*/ -#define CFG_MPTPR_2BK_8K	MPTPR_PTP_DIV8		/* setting for 2 banks	*/ -#define CFG_MPTPR_1BK_8K	MPTPR_PTP_DIV16		/* setting for 1 bank	*/ +#define CONFIG_SYS_MPTPR_2BK_8K	MPTPR_PTP_DIV8		/* setting for 2 banks	*/ +#define CONFIG_SYS_MPTPR_1BK_8K	MPTPR_PTP_DIV16		/* setting for 1 bank	*/  /*   * MAMR settings for SDRAM   */  /* 8 column SDRAM */ -#define CFG_MAMR_8COL	((CFG_MAMR_PTA << MAMR_PTA_SHIFT)  | MAMR_PTAE	    |	\ +#define CONFIG_SYS_MAMR_8COL	((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT)  | MAMR_PTAE	    |	\  			 MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 |	\  			 MAMR_RLFA_1X	 | MAMR_WLFA_1X	   | MAMR_TLFA_4X)  /* 9 column SDRAM */ -#define CFG_MAMR_9COL	((CFG_MAMR_PTA << MAMR_PTA_SHIFT)  | MAMR_PTAE	    |	\ +#define CONFIG_SYS_MAMR_9COL	((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT)  | MAMR_PTAE	    |	\  			 MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 |	\  			 MAMR_RLFA_1X	 | MAMR_WLFA_1X	   | MAMR_TLFA_4X) -#define CFG_MAMR		0x13a01114 +#define CONFIG_SYS_MAMR		0x13a01114  /*   * Internal Definitions   * @@ -477,6 +477,6 @@  #define PCMCIA_SLOT_A 1  #endif -#define CFG_DAUGHTERBOARD +#define CONFIG_SYS_DAUGHTERBOARD  #endif	/* __CONFIG_H */ |