diff options
Diffstat (limited to 'include/configs/CCM.h')
| -rw-r--r-- | include/configs/CCM.h | 190 | 
1 files changed, 95 insertions, 95 deletions
| diff --git a/include/configs/CCM.h b/include/configs/CCM.h index 435e8ecf5..d1c293ff0 100644 --- a/include/configs/CCM.h +++ b/include/configs/CCM.h @@ -65,7 +65,7 @@  				"bootm"  #define CONFIG_LOADS_ECHO	1	/* echo on for serial download	*/ -#undef	CFG_LOADS_BAUD_CHANGE	/* don't allow baudrate change	*/ +#undef	CONFIG_SYS_LOADS_BAUD_CHANGE	/* don't allow baudrate change	*/  #define	CONFIG_WATCHDOG		1	/* watchdog enabled		*/ @@ -86,9 +86,9 @@   * far enough from the start of the data area (as well as from the   * stack pointer).   * ---------------------------------------------------------------- */ -#define CFG_SPI_INIT_OFFSET		0xB00 +#define CONFIG_SYS_SPI_INIT_OFFSET		0xB00 -#define CFG_EEPROM_PAGE_WRITE_BITS	5	/* 32-byte page size	*/ +#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS	5	/* 32-byte page size	*/  #define CONFIG_MAC_PARTITION		/* nod used yet			*/ @@ -120,46 +120,46 @@  /*   * Miscellaneous configurable options   */ -#define	CFG_LONGHELP			/* undef to save memory		*/ -#define	CFG_PROMPT	"=> "		/* Monitor Command Prompt	*/ +#define	CONFIG_SYS_LONGHELP			/* undef to save memory		*/ +#define	CONFIG_SYS_PROMPT	"=> "		/* Monitor Command Prompt	*/  #if defined(CONFIG_CMD_KGDB) -#define	CFG_CBSIZE	1024		/* Console I/O Buffer Size	*/ +#define	CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size	*/  #else -#define	CFG_CBSIZE	256		/* Console I/O Buffer Size	*/ +#define	CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size	*/  #endif -#define	CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */ -#define	CFG_MAXARGS	16		/* max number of command args	*/ -#define CFG_BARGSIZE	CFG_CBSIZE	/* Boot Argument Buffer Size	*/ +#define	CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ +#define	CONFIG_SYS_MAXARGS	16		/* max number of command args	*/ +#define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE	/* Boot Argument Buffer Size	*/ -#define CFG_MEMTEST_START	0x00100000	/* memtest works on	*/ -#define CFG_MEMTEST_END		0x00F00000	/* 1 ... 15MB in DRAM	*/ +#define CONFIG_SYS_MEMTEST_START	0x00100000	/* memtest works on	*/ +#define CONFIG_SYS_MEMTEST_END		0x00F00000	/* 1 ... 15MB in DRAM	*/ -#define	CFG_LOAD_ADDR		0x00100000	/* default load address	*/ +#define	CONFIG_SYS_LOAD_ADDR		0x00100000	/* default load address	*/  /* Ethernet hardware configuration done using port pins */ -#define CFG_PA_ETH_RESET	0x0200		/* PA  6	*/ -#define CFG_PA_ETH_MDDIS	0x4000		/* PA  1	*/ -#define CFG_PB_ETH_POWERDOWN	0x00000800	/* PB 20	*/ -#define CFG_PB_ETH_CFG1		0x00000400	/* PB 21	*/ -#define CFG_PB_ETH_CFG2		0x00000200	/* PB 22	*/ -#define CFG_PB_ETH_CFG3		0x00000100	/* PB 23	*/ +#define CONFIG_SYS_PA_ETH_RESET	0x0200		/* PA  6	*/ +#define CONFIG_SYS_PA_ETH_MDDIS	0x4000		/* PA  1	*/ +#define CONFIG_SYS_PB_ETH_POWERDOWN	0x00000800	/* PB 20	*/ +#define CONFIG_SYS_PB_ETH_CFG1		0x00000400	/* PB 21	*/ +#define CONFIG_SYS_PB_ETH_CFG2		0x00000200	/* PB 22	*/ +#define CONFIG_SYS_PB_ETH_CFG3		0x00000100	/* PB 23	*/  /* Ethernet settings:   * MDIO not disabled, autonegotiation, 10/100Mbps, half/full duplex   */ -#define CFG_ETH_MDDIS_VALUE	0 -#define CFG_ETH_CFG1_VALUE	1 -#define CFG_ETH_CFG2_VALUE	1 -#define CFG_ETH_CFG3_VALUE	1 +#define CONFIG_SYS_ETH_MDDIS_VALUE	0 +#define CONFIG_SYS_ETH_CFG1_VALUE	1 +#define CONFIG_SYS_ETH_CFG2_VALUE	1 +#define CONFIG_SYS_ETH_CFG3_VALUE	1  /* PUMA configuration */ -#define CFG_PC_PUMA_PROG	0x0200		/* PC  6        */ -#define CFG_PC_PUMA_DONE	0x0008		/* PC 12	*/ -#define CFG_PC_PUMA_INIT	0x0004		/* PC 13	*/ +#define CONFIG_SYS_PC_PUMA_PROG	0x0200		/* PC  6        */ +#define CONFIG_SYS_PC_PUMA_DONE	0x0008		/* PC 12	*/ +#define CONFIG_SYS_PC_PUMA_INIT	0x0004		/* PC 13	*/ -#define	CFG_HZ		1000		/* decrementer freq: 1 ms ticks	*/ +#define	CONFIG_SYS_HZ		1000		/* decrementer freq: 1 ms ticks	*/ -#define CFG_BAUDRATE_TABLE	{ 9600, 19200, 38400, 57600, 115200 } +#define CONFIG_SYS_BAUDRATE_TABLE	{ 9600, 19200, 38400, 57600, 115200 }  /*   * Low Level Configuration Settings @@ -169,52 +169,52 @@  /*-----------------------------------------------------------------------   * Internal Memory Mapped Register   */ -#define CFG_IMMR		0xF0000000 +#define CONFIG_SYS_IMMR		0xF0000000  /*-----------------------------------------------------------------------   * Definitions for initial stack pointer and data area (in DPRAM)   */ -#define CFG_INIT_RAM_ADDR	CFG_IMMR -#define	CFG_INIT_RAM_END	0x2F00	/* End of used area in DPRAM	*/ -#define	CFG_GBL_DATA_SIZE	64  /* size in bytes reserved for initial data */ -#define CFG_GBL_DATA_OFFSET	(CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE) -#define	CFG_INIT_SP_OFFSET	CFG_GBL_DATA_OFFSET +#define CONFIG_SYS_INIT_RAM_ADDR	CONFIG_SYS_IMMR +#define	CONFIG_SYS_INIT_RAM_END	0x2F00	/* End of used area in DPRAM	*/ +#define	CONFIG_SYS_GBL_DATA_SIZE	64  /* size in bytes reserved for initial data */ +#define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE) +#define	CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET  /*-----------------------------------------------------------------------   * Address accessed to reset the board - must not be mapped/assigned   */ -#define	CFG_RESET_ADDRESS	0xFEFFFFFF +#define	CONFIG_SYS_RESET_ADDRESS	0xFEFFFFFF  /*-----------------------------------------------------------------------   * Start addresses for the final memory configuration   * (Set up by the startup code) - * Please note that CFG_SDRAM_BASE _must_ start at 0 + * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0   */ -#define	CFG_SDRAM_BASE		0x00000000 -#define CFG_FLASH_BASE		0x40000000 +#define	CONFIG_SYS_SDRAM_BASE		0x00000000 +#define CONFIG_SYS_FLASH_BASE		0x40000000  #if defined(DEBUG) -#define	CFG_MONITOR_LEN		(256 << 10)	/* Reserve 256 kB for Monitor	*/ +#define	CONFIG_SYS_MONITOR_LEN		(256 << 10)	/* Reserve 256 kB for Monitor	*/  #else -#define	CFG_MONITOR_LEN		(192 << 10)	/* Reserve 192 kB for Monitor	*/ +#define	CONFIG_SYS_MONITOR_LEN		(192 << 10)	/* Reserve 192 kB for Monitor	*/  #endif -#define CFG_MONITOR_BASE	CFG_FLASH_BASE -#define	CFG_MALLOC_LEN		(128 << 10)	/* Reserve 128 kB for malloc()	*/ +#define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_FLASH_BASE +#define	CONFIG_SYS_MALLOC_LEN		(128 << 10)	/* Reserve 128 kB for malloc()	*/  /*   * For booting Linux, the board info and command line data   * have to be in the first 8 MB of memory, since this is   * the maximum mapped by the Linux kernel during initialization.   */ -#define	CFG_BOOTMAPSZ		(8 << 20)	/* Initial Memory map for Linux	*/ +#define	CONFIG_SYS_BOOTMAPSZ		(8 << 20)	/* Initial Memory map for Linux	*/  /*-----------------------------------------------------------------------   * FLASH organization   */ -#define CFG_MAX_FLASH_BANKS	2	/* max number of memory banks		*/ -#define CFG_MAX_FLASH_SECT	67	/* max number of sectors on one chip	*/ +#define CONFIG_SYS_MAX_FLASH_BANKS	2	/* max number of memory banks		*/ +#define CONFIG_SYS_MAX_FLASH_SECT	67	/* max number of sectors on one chip	*/ -#define CFG_FLASH_ERASE_TOUT	120000	/* Timeout for Flash Erase (in ms)	*/ -#define CFG_FLASH_WRITE_TOUT	500	/* Timeout for Flash Write (in ms)	*/ +#define CONFIG_SYS_FLASH_ERASE_TOUT	120000	/* Timeout for Flash Erase (in ms)	*/ +#define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Timeout for Flash Write (in ms)	*/  #if 1  /* Start port with environment in flash; switch to SPI EEPROM later */ @@ -235,15 +235,15 @@  /*-----------------------------------------------------------------------   * Hardware Information Block   */ -#define CFG_HWINFO_OFFSET	0x0003FFC0	/* offset of HW Info block */ -#define CFG_HWINFO_SIZE		0x00000040	/* size   of HW Info block */ -#define CFG_HWINFO_MAGIC	0x54514D38	/* 'TQM8' */ +#define CONFIG_SYS_HWINFO_OFFSET	0x0003FFC0	/* offset of HW Info block */ +#define CONFIG_SYS_HWINFO_SIZE		0x00000040	/* size   of HW Info block */ +#define CONFIG_SYS_HWINFO_MAGIC	0x54514D38	/* 'TQM8' */  /*-----------------------------------------------------------------------   * Cache Configuration   */ -#define CFG_CACHELINE_SIZE	16	/* For all MPC8xx CPUs			*/ -#define CFG_CACHELINE_SHIFT	4	/* log base 2 of the above value	*/ +#define CONFIG_SYS_CACHELINE_SIZE	16	/* For all MPC8xx CPUs			*/ +#define CONFIG_SYS_CACHELINE_SHIFT	4	/* log base 2 of the above value	*/  /*-----------------------------------------------------------------------   * SYPCR - System Protection Control				11-9 @@ -252,10 +252,10 @@   * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze   */  #if defined(CONFIG_WATCHDOG) -#define CFG_SYPCR	(SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \ +#define CONFIG_SYS_SYPCR	(SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \  			 SYPCR_SWE  | SYPCR_SWRI| SYPCR_SWP)  #else -#define CFG_SYPCR	(SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \ +#define CONFIG_SYS_SYPCR	(SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \  						  SYPCR_SWP)  #endif @@ -264,27 +264,27 @@   *-----------------------------------------------------------------------   * we must activate GPL5 in the SIUMCR for CAN   */ -#define CFG_SIUMCR	(SIUMCR_DBGC11 | SIUMCR_DBPC00 | SIUMCR_MLRC01) +#define CONFIG_SYS_SIUMCR	(SIUMCR_DBGC11 | SIUMCR_DBPC00 | SIUMCR_MLRC01)  /*-----------------------------------------------------------------------   * TBSCR - Time Base Status and Control				11-26   *-----------------------------------------------------------------------   * Clear Reference Interrupt Status, Timebase freezing enabled   */ -#define CFG_TBSCR	(TBSCR_REFA | TBSCR_REFB | TBSCR_TBF) +#define CONFIG_SYS_TBSCR	(TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)  /*-----------------------------------------------------------------------   * RTCSC - Real-Time Clock Status and Control Register		11-27   *-----------------------------------------------------------------------   */ -#define CFG_RTCSC	(RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE) +#define CONFIG_SYS_RTCSC	(RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)  /*-----------------------------------------------------------------------   * PISCR - Periodic Interrupt Status and Control		11-31   *-----------------------------------------------------------------------   * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled   */ -#define CFG_PISCR	(PISCR_PS | PISCR_PITF) +#define CONFIG_SYS_PISCR	(PISCR_PS | PISCR_PITF)  /*-----------------------------------------------------------------------   * PLPRCR - PLL, Low-Power, and Reset Control Register		15-30 @@ -295,10 +295,10 @@   * If this is a 80 MHz CPU, set PLL multiplication factor to 5 (5*16=80)!   */  #ifdef	CCM_80MHz	/* for 80 MHz, we use a 16 MHz clock * 5 */ -#define CFG_PLPRCR							\ +#define CONFIG_SYS_PLPRCR							\  		( (5-1)<<PLPRCR_MF_SHIFT | PLPRCR_TEXPS | PLPRCR_TMIST )  #else			/* up to 50 MHz we use a 1:1 clock */ -#define CFG_PLPRCR	(PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST) +#define CONFIG_SYS_PLPRCR	(PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)  #endif	/* CCM_80MHz */  /*----------------------------------------------------------------------- @@ -309,12 +309,12 @@   */  #define SCCR_MASK	SCCR_EBDF11  #ifdef	CCM_80MHz	/* for 80 MHz, we use a 16 MHz clock * 5 */ -#define CFG_SCCR	(/* SCCR_TBS  | */ \ +#define CONFIG_SYS_SCCR	(/* SCCR_TBS  | */ \  			 SCCR_COM00   | SCCR_DFSYNC00 | SCCR_DFBRG00  | \  			 SCCR_DFNL000 | SCCR_DFNH000  | SCCR_DFLCD000 | \  			 SCCR_DFALCD00)  #else			/* up to 50 MHz we use a 1:1 clock */ -#define CFG_SCCR	(SCCR_TBS     | \ +#define CONFIG_SYS_SCCR	(SCCR_TBS     | \  			 SCCR_COM00   | SCCR_DFSYNC00 | SCCR_DFBRG00  | \  			 SCCR_DFNL000 | SCCR_DFNH000  | SCCR_DFLCD000 | \  			 SCCR_DFALCD00) @@ -325,14 +325,14 @@   * Interrupt Levels   *-----------------------------------------------------------------------   */ -#define CFG_CPM_INTERRUPT	13	/* SIU_LEVEL6	*/ +#define CONFIG_SYS_CPM_INTERRUPT	13	/* SIU_LEVEL6	*/  /*-----------------------------------------------------------------------   *   *-----------------------------------------------------------------------   *   */ -#define CFG_DER	0 +#define CONFIG_SYS_DER	0  /*   * Init Memory Controller: @@ -347,20 +347,20 @@   * restrict access enough to keep SRAM working (if any)   * but not too much to meddle with FLASH accesses   */ -#define CFG_REMAP_OR_AM		0x80000000	/* OR addr mask */ -#define CFG_PRELIM_OR_AM	0xE0000000	/* OR addr mask */ +#define CONFIG_SYS_REMAP_OR_AM		0x80000000	/* OR addr mask */ +#define CONFIG_SYS_PRELIM_OR_AM	0xE0000000	/* OR addr mask */  /* FLASH timing: ACS = 11, TRLX = 0, CSNT = 1, SCY = 5, EHTR = 1	*/ -#define CFG_OR_TIMING_FLASH	(OR_CSNT_SAM  | OR_ACS_DIV2 | OR_BI | \ +#define CONFIG_SYS_OR_TIMING_FLASH	(OR_CSNT_SAM  | OR_ACS_DIV2 | OR_BI | \  				 OR_SCY_5_CLK | OR_EHTR) -#define CFG_OR0_REMAP	(CFG_REMAP_OR_AM  | CFG_OR_TIMING_FLASH) -#define CFG_OR0_PRELIM	(CFG_PRELIM_OR_AM | CFG_OR_TIMING_FLASH) -#define CFG_BR0_PRELIM	((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V ) +#define CONFIG_SYS_OR0_REMAP	(CONFIG_SYS_REMAP_OR_AM  | CONFIG_SYS_OR_TIMING_FLASH) +#define CONFIG_SYS_OR0_PRELIM	(CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH) +#define CONFIG_SYS_BR0_PRELIM	((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V ) -#define CFG_OR1_REMAP	CFG_OR0_REMAP -#define CFG_OR1_PRELIM	CFG_OR0_PRELIM -#define CFG_BR1_PRELIM	((FLASH_BASE1_PRELIM & BR_BA_MSK) | BR_V ) +#define CONFIG_SYS_OR1_REMAP	CONFIG_SYS_OR0_REMAP +#define CONFIG_SYS_OR1_PRELIM	CONFIG_SYS_OR0_PRELIM +#define CONFIG_SYS_BR1_PRELIM	((FLASH_BASE1_PRELIM & BR_BA_MSK) | BR_V )  /*   * BR2 and OR2 (SDRAM) @@ -371,18 +371,18 @@  #define	SDRAM_MAX_SIZE		0x04000000	/* max 64 MB per bank	*/  /* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care)	*/ -#define CFG_OR_TIMING_SDRAM	0x00000A00 +#define CONFIG_SYS_OR_TIMING_SDRAM	0x00000A00 -#define CFG_OR2_PRELIM	(CFG_PRELIM_OR_AM | CFG_OR_TIMING_SDRAM ) -#define CFG_BR2_PRELIM	((SDRAM_BASE2_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V ) +#define CONFIG_SYS_OR2_PRELIM	(CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_SDRAM ) +#define CONFIG_SYS_BR2_PRELIM	((SDRAM_BASE2_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )  /*   * BR3 and OR3 (CAN Controller)   */ -#define	CFG_CAN_BASE		0xC0000000	/* CAN mapped at 0xC0000000	*/ -#define CFG_CAN_OR_AM		0xFFFF8000	/* 32 kB address mask		*/ -#define CFG_OR3_CAN		(CFG_CAN_OR_AM | OR_G5LA | OR_BI) -#define CFG_BR3_CAN		((CFG_CAN_BASE & BR_BA_MSK) | \ +#define	CONFIG_SYS_CAN_BASE		0xC0000000	/* CAN mapped at 0xC0000000	*/ +#define CONFIG_SYS_CAN_OR_AM		0xFFFF8000	/* 32 kB address mask		*/ +#define CONFIG_SYS_OR3_CAN		(CONFIG_SYS_CAN_OR_AM | OR_G5LA | OR_BI) +#define CONFIG_SYS_BR3_CAN		((CONFIG_SYS_CAN_BASE & BR_BA_MSK) | \  					BR_PS_8 | BR_MS_UPMB | BR_V )  /* @@ -409,8 +409,8 @@  #define PUMA_CONF_BR_READ	((PUMA_CONF_BASE & BR_BA_MSK) | BR_PS_16 | BR_V)  #define PUMA_CONF_OR_READ	(PUMA_CONF_OR_AM | PUMA_CONF_READ_TIMING) -#define CFG_BR4_PRELIM		PUMA_CONF_BR_READ -#define CFG_OR4_PRELIM		PUMA_CONF_OR_READ +#define CONFIG_SYS_BR4_PRELIM		PUMA_CONF_BR_READ +#define CONFIG_SYS_OR4_PRELIM		PUMA_CONF_OR_READ  /*   * BR5/OR5: PUMA: SMA Bus 8 Bit @@ -420,8 +420,8 @@  #define PUMA_SMA8_OR_AM		0xFFE00000	/* 2 MB */  #define PUMA_SMA8_TIMING	(OR_BI | OR_SCY_0_CLK | OR_EHTR) -#define CFG_BR5_PRELIM		((PUMA_SMA8_BASE & BR_BA_MSK) | BR_PS_8 | BR_V) -#define CFG_OR5_PRELIM		(PUMA_SMA8_OR_AM | PUMA_SMA8_TIMING | OR_SETA) +#define CONFIG_SYS_BR5_PRELIM		((PUMA_SMA8_BASE & BR_BA_MSK) | BR_PS_8 | BR_V) +#define CONFIG_SYS_OR5_PRELIM		(PUMA_SMA8_OR_AM | PUMA_SMA8_TIMING | OR_SETA)  /*   * BR6/OR6: PUMA: SMA Bus 16 Bit @@ -431,8 +431,8 @@  #define PUMA_SMA16_OR_AM	0xFFE00000	/* 2 MB */  #define PUMA_SMA16_TIMING	(OR_BI | OR_SCY_0_CLK | OR_EHTR) -#define CFG_BR6_PRELIM		((PUMA_SMA16_BASE & BR_BA_MSK) | BR_PS_16 | BR_V) -#define CFG_OR6_PRELIM		(PUMA_SMA16_OR_AM | PUMA_SMA16_TIMING | OR_SETA) +#define CONFIG_SYS_BR6_PRELIM		((PUMA_SMA16_BASE & BR_BA_MSK) | BR_PS_16 | BR_V) +#define CONFIG_SYS_OR6_PRELIM		(PUMA_SMA16_OR_AM | PUMA_SMA16_TIMING | OR_SETA)  /*   * BR7/OR7: PUMA: external Flash @@ -442,8 +442,8 @@  #define PUMA_FLASH_OR_AM	0xFE000000	/* 32 MB */  #define PUMA_FLASH_TIMING	(OR_BI | OR_SCY_0_CLK | OR_EHTR) -#define CFG_BR7_PRELIM		((PUMA_FLASH_BASE & BR_BA_MSK) | BR_PS_16 | BR_V) -#define CFG_OR7_PRELIM		(PUMA_FLASH_OR_AM | PUMA_FLASH_TIMING | OR_SETA) +#define CONFIG_SYS_BR7_PRELIM		((PUMA_FLASH_BASE & BR_BA_MSK) | BR_PS_16 | BR_V) +#define CONFIG_SYS_OR7_PRELIM		(PUMA_FLASH_OR_AM | PUMA_FLASH_TIMING | OR_SETA)  /* @@ -451,26 +451,26 @@   */  /* periodic timer for refresh */ -#define CFG_MAMR_PTA	97		/* start with divider for 100 MHz	*/ +#define CONFIG_SYS_MAMR_PTA	97		/* start with divider for 100 MHz	*/  /* refresh rate 15.6 us (= 64 ms / 4K = 62.4 / quad bursts) for <= 128 MBit	*/ -#define CFG_MPTPR_2BK_4K	MPTPR_PTP_DIV16		/* setting for 2 banks	*/ -#define CFG_MPTPR_1BK_4K	MPTPR_PTP_DIV32		/* setting for 1 bank	*/ +#define CONFIG_SYS_MPTPR_2BK_4K	MPTPR_PTP_DIV16		/* setting for 2 banks	*/ +#define CONFIG_SYS_MPTPR_1BK_4K	MPTPR_PTP_DIV32		/* setting for 1 bank	*/  /* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit		*/ -#define CFG_MPTPR_2BK_8K	MPTPR_PTP_DIV8		/* setting for 2 banks	*/ -#define CFG_MPTPR_1BK_8K	MPTPR_PTP_DIV16		/* setting for 1 bank	*/ +#define CONFIG_SYS_MPTPR_2BK_8K	MPTPR_PTP_DIV8		/* setting for 2 banks	*/ +#define CONFIG_SYS_MPTPR_1BK_8K	MPTPR_PTP_DIV16		/* setting for 1 bank	*/  /*   * MAMR settings for SDRAM   */  /* 8 column SDRAM */ -#define CFG_MAMR_8COL	((CFG_MAMR_PTA << MAMR_PTA_SHIFT)  | MAMR_PTAE	    |	\ +#define CONFIG_SYS_MAMR_8COL	((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT)  | MAMR_PTAE	    |	\  			 MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 |	\  			 MAMR_RLFA_1X	 | MAMR_WLFA_1X	   | MAMR_TLFA_4X)  /* 9 column SDRAM */ -#define CFG_MAMR_9COL	((CFG_MAMR_PTA << MAMR_PTA_SHIFT)  | MAMR_PTAE	    |	\ +#define CONFIG_SYS_MAMR_9COL	((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT)  | MAMR_PTAE	    |	\  			 MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 |	\  			 MAMR_RLFA_1X	 | MAMR_WLFA_1X	   | MAMR_TLFA_4X) |