diff options
Diffstat (limited to 'include/configs/Adder.h')
| -rw-r--r-- | include/configs/Adder.h | 102 | 
1 files changed, 51 insertions, 51 deletions
| diff --git a/include/configs/Adder.h b/include/configs/Adder.h index fcac64712..e4d30a155 100644 --- a/include/configs/Adder.h +++ b/include/configs/Adder.h @@ -41,18 +41,18 @@  #define CONFIG_HAS_ETH1  #if defined(CONFIG_ETHER_ON_FEC1) || defined(CONFIG_ETHER_ON_FEC2) -#define CFG_DISCOVER_PHY +#define CONFIG_SYS_DISCOVER_PHY  #define CONFIG_MII_INIT		1  #define FEC_ENET  #endif /* CONFIG_ETHER_ON_FEC || CONFIG_ETHER_ON_FEC2 */  #define CONFIG_8xx_OSCLK		10000000 /* 10 MHz oscillator on EXTCLK */  #define CONFIG_8xx_CPUCLK_DEFAULT	50000000 -#define CFG_8xx_CPUCLK_MIN		40000000 +#define CONFIG_SYS_8xx_CPUCLK_MIN		40000000  #ifdef CONFIG_MPC852T -#define CFG_8xx_CPUCLK_MAX		50000000 +#define CONFIG_SYS_8xx_CPUCLK_MAX		50000000  #else -#define CFG_8xx_CPUCLK_MAX		133000000 +#define CONFIG_SYS_8xx_CPUCLK_MAX		133000000  #endif /* CONFIG_MPC852T */ @@ -86,28 +86,28 @@  /*-----------------------------------------------------------------------   * Miscellaneous configurable options   */ -#define CFG_PROMPT		"=> "		/* Monitor Command Prompt	*/ -#define CFG_HUSH_PARSER -#define CFG_PROMPT_HUSH_PS2	"> " -#define CFG_LONGHELP				/* #undef to save memory	*/ -#define CFG_CBSIZE		256		/* Console I/O Buffer Size	*/ -#define CFG_PBSIZE (CFG_CBSIZE + sizeof(CFG_PROMPT) + 16)  /* Print Buffer Size */ -#define CFG_MAXARGS		16		/* Max number of command args	*/ -#define CFG_BARGSIZE		CFG_CBSIZE	/* Boot Argument Buffer Size	*/ +#define CONFIG_SYS_PROMPT		"=> "		/* Monitor Command Prompt	*/ +#define CONFIG_SYS_HUSH_PARSER +#define CONFIG_SYS_PROMPT_HUSH_PS2	"> " +#define CONFIG_SYS_LONGHELP				/* #undef to save memory	*/ +#define CONFIG_SYS_CBSIZE		256		/* Console I/O Buffer Size	*/ +#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)  /* Print Buffer Size */ +#define CONFIG_SYS_MAXARGS		16		/* Max number of command args	*/ +#define CONFIG_SYS_BARGSIZE		CONFIG_SYS_CBSIZE	/* Boot Argument Buffer Size	*/ -#define CFG_LOAD_ADDR		0x400000	/* Default load address		*/ +#define CONFIG_SYS_LOAD_ADDR		0x400000	/* Default load address		*/ -#define CFG_HZ			1000		/* Decrementer freq: 1 ms ticks	*/ +#define CONFIG_SYS_HZ			1000		/* Decrementer freq: 1 ms ticks	*/ -#define CFG_BAUDRATE_TABLE	{ 9600, 19200, 38400, 57600, 115200 } +#define CONFIG_SYS_BAUDRATE_TABLE	{ 9600, 19200, 38400, 57600, 115200 }  /*----------------------------------------------------------------------- - * RAM configuration (note that CFG_SDRAM_BASE must be zero) + * RAM configuration (note that CONFIG_SYS_SDRAM_BASE must be zero)   */ -#define CFG_SDRAM_BASE		0x00000000 -#define CFG_SDRAM_MAX_SIZE	0x01000000	/* Up to 16 Mbyte		*/ +#define CONFIG_SYS_SDRAM_BASE		0x00000000 +#define CONFIG_SYS_SDRAM_MAX_SIZE	0x01000000	/* Up to 16 Mbyte		*/ -#define CFG_MAMR		0x00002114 +#define CONFIG_SYS_MAMR		0x00002114  /*   * 4096	Up to 4096 SDRAM rows @@ -116,96 +116,96 @@   * 4	Number of refresh cycles per period   * 64	Refresh cycle in ms per number of rows   */ -#define CFG_PTA_PER_CLK		((4096 * 32 * 1000) / (4 * 64)) +#define CONFIG_SYS_PTA_PER_CLK		((4096 * 32 * 1000) / (4 * 64)) -#define CFG_MEMTEST_START	0x00100000	/* memtest works on		*/ -#define CFG_MEMTEST_END		0x00500000	/* 1 ... 5 MB in SDRAM		*/ +#define CONFIG_SYS_MEMTEST_START	0x00100000	/* memtest works on		*/ +#define CONFIG_SYS_MEMTEST_END		0x00500000	/* 1 ... 5 MB in SDRAM		*/ -#define CFG_RESET_ADDRESS	0x09900000 +#define CONFIG_SYS_RESET_ADDRESS	0x09900000  /*-----------------------------------------------------------------------   * For booting Linux, the board info and command line data   * have to be in the first 8 MB of memory, since this is   * the maximum mapped by the Linux kernel during initialization.   */ -#define CFG_BOOTMAPSZ		(8 << 20)	/* Initial Memory map for Linux */ +#define CONFIG_SYS_BOOTMAPSZ		(8 << 20)	/* Initial Memory map for Linux */ -#define CFG_MONITOR_BASE	TEXT_BASE -#define CFG_MONITOR_LEN		(256 << 10)	/* Reserve 256 KB for Monitor   */ +#define CONFIG_SYS_MONITOR_BASE	TEXT_BASE +#define CONFIG_SYS_MONITOR_LEN		(256 << 10)	/* Reserve 256 KB for Monitor   */  #ifdef CONFIG_BZIP2 -#define CFG_MALLOC_LEN		(2500 << 10)	/* Reserve ~2.5 MB for malloc() */ +#define CONFIG_SYS_MALLOC_LEN		(2500 << 10)	/* Reserve ~2.5 MB for malloc() */  #else -#define CFG_MALLOC_LEN		(128 << 10)	/* Reserve 128 KB for malloc()  */ +#define CONFIG_SYS_MALLOC_LEN		(128 << 10)	/* Reserve 128 KB for malloc()  */  #endif /* CONFIG_BZIP2 */  /*-----------------------------------------------------------------------   * Flash organisation   */ -#define CFG_FLASH_BASE		0xFE000000 -#define CFG_FLASH_CFI				/* The flash is CFI compatible  */ +#define CONFIG_SYS_FLASH_BASE		0xFE000000 +#define CONFIG_SYS_FLASH_CFI				/* The flash is CFI compatible  */  #define CONFIG_FLASH_CFI_DRIVER			/* Use common CFI driver        */ -#define CFG_MAX_FLASH_BANKS	1		/* Max number of flash banks	*/ -#define CFG_MAX_FLASH_SECT	128		/* Max num of sects on one chip */ +#define CONFIG_SYS_MAX_FLASH_BANKS	1		/* Max number of flash banks	*/ +#define CONFIG_SYS_MAX_FLASH_SECT	128		/* Max num of sects on one chip */  /* Environment is in flash */  #define CONFIG_ENV_IS_IN_FLASH  #define CONFIG_ENV_SECT_SIZE	0x10000		/* We use one complete sector	*/ -#define CONFIG_ENV_ADDR		(CFG_MONITOR_BASE + CFG_MONITOR_LEN) +#define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)  #define CONFIG_ENV_OVERWRITE -#define CFG_OR0_PRELIM		0xFF000774 -#define CFG_BR0_PRELIM		(CFG_FLASH_BASE | BR_PS_16 | BR_MS_GPCM | BR_V) +#define CONFIG_SYS_OR0_PRELIM		0xFF000774 +#define CONFIG_SYS_BR0_PRELIM		(CONFIG_SYS_FLASH_BASE | BR_PS_16 | BR_MS_GPCM | BR_V) -#define	CFG_DIRECT_FLASH_TFTP +#define	CONFIG_SYS_DIRECT_FLASH_TFTP  /*-----------------------------------------------------------------------   * Internal Memory Map Register   */ -#define CFG_IMMR		0xFF000000 +#define CONFIG_SYS_IMMR		0xFF000000  /*-----------------------------------------------------------------------   * Definitions for initial stack pointer and data area (in DPRAM)   */ -#define CFG_INIT_RAM_ADDR	CFG_IMMR -#define CFG_INIT_RAM_END	0x2F00		/* End of used area in DPRAM	*/ -#define CFG_GBL_DATA_SIZE	128  /* Size in bytes reserved for initial data */ -#define CFG_GBL_DATA_OFFSET	(CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE) -#define CFG_INIT_SP_OFFSET	CFG_GBL_DATA_OFFSET +#define CONFIG_SYS_INIT_RAM_ADDR	CONFIG_SYS_IMMR +#define CONFIG_SYS_INIT_RAM_END	0x2F00		/* End of used area in DPRAM	*/ +#define CONFIG_SYS_GBL_DATA_SIZE	128  /* Size in bytes reserved for initial data */ +#define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE) +#define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET  /*-----------------------------------------------------------------------   * Configuration registers   */  #ifdef CONFIG_WATCHDOG -#define CFG_SYPCR		(SYPCR_SWTC | SYPCR_BMT | SYPCR_BME  | \ +#define CONFIG_SYS_SYPCR		(SYPCR_SWTC | SYPCR_BMT | SYPCR_BME  | \  				 SYPCR_SWF  | SYPCR_SWE | SYPCR_SWRI | \  				 SYPCR_SWP)  #else -#define CFG_SYPCR		(SYPCR_SWTC | SYPCR_BMT | SYPCR_BME  | \ +#define CONFIG_SYS_SYPCR		(SYPCR_SWTC | SYPCR_BMT | SYPCR_BME  | \  				 SYPCR_SWF  | SYPCR_SWP)  #endif /* CONFIG_WATCHDOG */ -#define CFG_SIUMCR		(SIUMCR_MLRC01 | SIUMCR_DBGC11) +#define CONFIG_SYS_SIUMCR		(SIUMCR_MLRC01 | SIUMCR_DBGC11)  /* TBSCR - Time Base Status and Control Register */ -#define CFG_TBSCR		(TBSCR_TBF | TBSCR_TBE) +#define CONFIG_SYS_TBSCR		(TBSCR_TBF | TBSCR_TBE)  /* PISCR - Periodic Interrupt Status and Control */ -#define CFG_PISCR		(PISCR_PS | PISCR_PITF) +#define CONFIG_SYS_PISCR		(PISCR_PS | PISCR_PITF)  /* PLPRCR - PLL, Low-Power, and Reset Control Register */ -/* #define CFG_PLPRCR		PLPRCR_TEXPS */ +/* #define CONFIG_SYS_PLPRCR		PLPRCR_TEXPS */  /* SCCR - System Clock and reset Control Register */  #define SCCR_MASK		SCCR_EBDF11 -#define CFG_SCCR		SCCR_RTSEL +#define CONFIG_SYS_SCCR		SCCR_RTSEL -#define CFG_DER			0 +#define CONFIG_SYS_DER			0  /*-----------------------------------------------------------------------   * Cache Configuration   */ -#define CFG_CACHELINE_SIZE	16	/* For all MPC8xx chips			*/ +#define CONFIG_SYS_CACHELINE_SIZE	16	/* For all MPC8xx chips			*/  /*-----------------------------------------------------------------------   * Internal Definitions |