diff options
Diffstat (limited to 'include/asm-m68k/immap.h')
| -rw-r--r-- | include/asm-m68k/immap.h | 346 | 
1 files changed, 173 insertions, 173 deletions
| diff --git a/include/asm-m68k/immap.h b/include/asm-m68k/immap.h index b0814f160..ccd7c2be8 100644 --- a/include/asm-m68k/immap.h +++ b/include/asm-m68k/immap.h @@ -30,84 +30,84 @@  #include <asm/immap_5227x.h>  #include <asm/m5227x.h> -#define CFG_UART_BASE		(MMAP_UART0 + (CFG_UART_PORT * 0x4000)) +#define CONFIG_SYS_UART_BASE		(MMAP_UART0 + (CONFIG_SYS_UART_PORT * 0x4000)) -#define CFG_MCFRTC_BASE		(MMAP_RTC) +#define CONFIG_SYS_MCFRTC_BASE		(MMAP_RTC)  #ifdef CONFIG_LCD -#define	CFG_LCD_BASE		(MMAP_LCD) +#define	CONFIG_SYS_LCD_BASE		(MMAP_LCD)  #endif  /* Timer */  #ifdef CONFIG_MCFTMR -#define CFG_UDELAY_BASE		(MMAP_DTMR0) -#define CFG_TMR_BASE		(MMAP_DTMR1) -#define CFG_TMRPND_REG		(((volatile int0_t *)(CFG_INTR_BASE))->iprh0) -#define CFG_TMRINTR_NO		(INT0_HI_DTMR1) -#define CFG_TMRINTR_MASK	(INTC_IPRH_INT33) -#define CFG_TMRINTR_PEND	(CFG_TMRINTR_MASK) -#define CFG_TMRINTR_PRI		(6) -#define CFG_TIMER_PRESCALER	(((gd->bus_clk / 1000000) - 1) << 8) +#define CONFIG_SYS_UDELAY_BASE		(MMAP_DTMR0) +#define CONFIG_SYS_TMR_BASE		(MMAP_DTMR1) +#define CONFIG_SYS_TMRPND_REG		(((volatile int0_t *)(CONFIG_SYS_INTR_BASE))->iprh0) +#define CONFIG_SYS_TMRINTR_NO		(INT0_HI_DTMR1) +#define CONFIG_SYS_TMRINTR_MASK	(INTC_IPRH_INT33) +#define CONFIG_SYS_TMRINTR_PEND	(CONFIG_SYS_TMRINTR_MASK) +#define CONFIG_SYS_TMRINTR_PRI		(6) +#define CONFIG_SYS_TIMER_PRESCALER	(((gd->bus_clk / 1000000) - 1) << 8)  #endif  #ifdef CONFIG_MCFPIT -#define CFG_UDELAY_BASE		(MMAP_PIT0) -#define CFG_PIT_BASE		(MMAP_PIT1) -#define CFG_PIT_PRESCALE	(6) +#define CONFIG_SYS_UDELAY_BASE		(MMAP_PIT0) +#define CONFIG_SYS_PIT_BASE		(MMAP_PIT1) +#define CONFIG_SYS_PIT_PRESCALE	(6)  #endif -#define CFG_INTR_BASE		(MMAP_INTC0) -#define CFG_NUM_IRQS		(128) +#define CONFIG_SYS_INTR_BASE		(MMAP_INTC0) +#define CONFIG_SYS_NUM_IRQS		(128)  #endif				/* CONFIG_M52277 */  #ifdef CONFIG_M5235  #include <asm/immap_5235.h>  #include <asm/m5235.h> -#define CFG_FEC0_IOBASE		(MMAP_FEC) -#define CFG_UART_BASE		(MMAP_UART0 + (CFG_UART_PORT * 0x40)) +#define CONFIG_SYS_FEC0_IOBASE		(MMAP_FEC) +#define CONFIG_SYS_UART_BASE		(MMAP_UART0 + (CONFIG_SYS_UART_PORT * 0x40))  /* Timer */  #ifdef CONFIG_MCFTMR -#define CFG_UDELAY_BASE		(MMAP_DTMR0) -#define CFG_TMR_BASE		(MMAP_DTMR3) -#define CFG_TMRPND_REG		(((volatile int0_t *)(CFG_INTR_BASE))->iprl0) -#define CFG_TMRINTR_NO		(INT0_LO_DTMR3) -#define CFG_TMRINTR_MASK	(INTC_IPRL_INT22) -#define CFG_TMRINTR_PEND	(CFG_TMRINTR_MASK) -#define CFG_TMRINTR_PRI		(0x1E)		/* Level must include inorder to work */ -#define CFG_TIMER_PRESCALER	(((gd->bus_clk / 1000000) - 1) << 8) +#define CONFIG_SYS_UDELAY_BASE		(MMAP_DTMR0) +#define CONFIG_SYS_TMR_BASE		(MMAP_DTMR3) +#define CONFIG_SYS_TMRPND_REG		(((volatile int0_t *)(CONFIG_SYS_INTR_BASE))->iprl0) +#define CONFIG_SYS_TMRINTR_NO		(INT0_LO_DTMR3) +#define CONFIG_SYS_TMRINTR_MASK	(INTC_IPRL_INT22) +#define CONFIG_SYS_TMRINTR_PEND	(CONFIG_SYS_TMRINTR_MASK) +#define CONFIG_SYS_TMRINTR_PRI		(0x1E)		/* Level must include inorder to work */ +#define CONFIG_SYS_TIMER_PRESCALER	(((gd->bus_clk / 1000000) - 1) << 8)  #endif  #ifdef CONFIG_MCFPIT -#define CFG_UDELAY_BASE		(MMAP_PIT0) -#define CFG_PIT_BASE		(MMAP_PIT1) -#define CFG_PIT_PRESCALE	(6) +#define CONFIG_SYS_UDELAY_BASE		(MMAP_PIT0) +#define CONFIG_SYS_PIT_BASE		(MMAP_PIT1) +#define CONFIG_SYS_PIT_PRESCALE	(6)  #endif -#define CFG_INTR_BASE		(MMAP_INTC0) -#define CFG_NUM_IRQS		(128) +#define CONFIG_SYS_INTR_BASE		(MMAP_INTC0) +#define CONFIG_SYS_NUM_IRQS		(128)  #endif				/* CONFIG_M5235 */  #ifdef CONFIG_M5249  #include <asm/immap_5249.h>  #include <asm/m5249.h> -#define CFG_UART_BASE		(MMAP_UART0 + (CFG_UART_PORT * 0x40)) +#define CONFIG_SYS_UART_BASE		(MMAP_UART0 + (CONFIG_SYS_UART_PORT * 0x40)) -#define CFG_INTR_BASE		(MMAP_INTC) -#define CFG_NUM_IRQS		(64) +#define CONFIG_SYS_INTR_BASE		(MMAP_INTC) +#define CONFIG_SYS_NUM_IRQS		(64)  /* Timer */  #ifdef CONFIG_MCFTMR -#define CFG_UDELAY_BASE		(MMAP_DTMR0) -#define CFG_TMR_BASE		(MMAP_DTMR1) -#define CFG_TMRPND_REG		(mbar_readLong(MCFSIM_IPR)) -#define CFG_TMRINTR_NO		(31) -#define CFG_TMRINTR_MASK	(0x00000400) -#define CFG_TMRINTR_PEND	(CFG_TMRINTR_MASK) -#define CFG_TMRINTR_PRI		(MCFSIM_ICR_AUTOVEC | MCFSIM_ICR_LEVEL7 | MCFSIM_ICR_PRI3) -#define CFG_TIMER_PRESCALER	(((gd->bus_clk / 2000000) - 1) << 8) +#define CONFIG_SYS_UDELAY_BASE		(MMAP_DTMR0) +#define CONFIG_SYS_TMR_BASE		(MMAP_DTMR1) +#define CONFIG_SYS_TMRPND_REG		(mbar_readLong(MCFSIM_IPR)) +#define CONFIG_SYS_TMRINTR_NO		(31) +#define CONFIG_SYS_TMRINTR_MASK	(0x00000400) +#define CONFIG_SYS_TMRINTR_PEND	(CONFIG_SYS_TMRINTR_MASK) +#define CONFIG_SYS_TMRINTR_PRI		(MCFSIM_ICR_AUTOVEC | MCFSIM_ICR_LEVEL7 | MCFSIM_ICR_PRI3) +#define CONFIG_SYS_TIMER_PRESCALER	(((gd->bus_clk / 2000000) - 1) << 8)  #endif  #endif				/* CONFIG_M5249 */ @@ -116,21 +116,21 @@  #include <asm/m5249.h>  #include <asm/m5253.h> -#define CFG_UART_BASE		(MMAP_UART0 + (CFG_UART_PORT * 0x40)) +#define CONFIG_SYS_UART_BASE		(MMAP_UART0 + (CONFIG_SYS_UART_PORT * 0x40)) -#define CFG_INTR_BASE		(MMAP_INTC) -#define CFG_NUM_IRQS		(64) +#define CONFIG_SYS_INTR_BASE		(MMAP_INTC) +#define CONFIG_SYS_NUM_IRQS		(64)  /* Timer */  #ifdef CONFIG_MCFTMR -#define CFG_UDELAY_BASE		(MMAP_DTMR0) -#define CFG_TMR_BASE		(MMAP_DTMR1) -#define CFG_TMRPND_REG		(mbar_readLong(MCFSIM_IPR)) -#define CFG_TMRINTR_NO		(27) -#define CFG_TMRINTR_MASK	(0x00000400) -#define CFG_TMRINTR_PEND	(CFG_TMRINTR_MASK) -#define CFG_TMRINTR_PRI		(MCFSIM_ICR_AUTOVEC | MCFSIM_ICR_LEVEL3 | MCFSIM_ICR_PRI3) -#define CFG_TIMER_PRESCALER	(((gd->bus_clk / 2000000) - 1) << 8) +#define CONFIG_SYS_UDELAY_BASE		(MMAP_DTMR0) +#define CONFIG_SYS_TMR_BASE		(MMAP_DTMR1) +#define CONFIG_SYS_TMRPND_REG		(mbar_readLong(MCFSIM_IPR)) +#define CONFIG_SYS_TMRINTR_NO		(27) +#define CONFIG_SYS_TMRINTR_MASK	(0x00000400) +#define CONFIG_SYS_TMRINTR_PEND	(CONFIG_SYS_TMRINTR_MASK) +#define CONFIG_SYS_TMRINTR_PRI		(MCFSIM_ICR_AUTOVEC | MCFSIM_ICR_LEVEL3 | MCFSIM_ICR_PRI3) +#define CONFIG_SYS_TIMER_PRESCALER	(((gd->bus_clk / 2000000) - 1) << 8)  #endif  #endif				/* CONFIG_M5253 */ @@ -138,45 +138,45 @@  #include <asm/immap_5271.h>  #include <asm/m5271.h> -#define CFG_FEC0_IOBASE		(MMAP_FEC) -#define CFG_UART_BASE		(MMAP_UART0 + (CFG_UART_PORT * 0x40)) +#define CONFIG_SYS_FEC0_IOBASE		(MMAP_FEC) +#define CONFIG_SYS_UART_BASE		(MMAP_UART0 + (CONFIG_SYS_UART_PORT * 0x40))  /* Timer */  #ifdef CONFIG_MCFTMR -#define CFG_UDELAY_BASE		(MMAP_DTMR0) -#define CFG_TMR_BASE		(MMAP_DTMR3) -#define CFG_TMRPND_REG		(((volatile int0_t *)(CFG_INTR_BASE))->iprl0) -#define CFG_TMRINTR_NO		(INT0_LO_DTMR3) -#define CFG_TMRINTR_MASK	(INTC_IPRL_INT22) -#define CFG_TMRINTR_PEND	(CFG_TMRINTR_MASK) -#define CFG_TMRINTR_PRI		(0)		/* Level must include inorder to work */ -#define CFG_TIMER_PRESCALER	(((gd->bus_clk / 1000000) - 1) << 8) +#define CONFIG_SYS_UDELAY_BASE		(MMAP_DTMR0) +#define CONFIG_SYS_TMR_BASE		(MMAP_DTMR3) +#define CONFIG_SYS_TMRPND_REG		(((volatile int0_t *)(CONFIG_SYS_INTR_BASE))->iprl0) +#define CONFIG_SYS_TMRINTR_NO		(INT0_LO_DTMR3) +#define CONFIG_SYS_TMRINTR_MASK	(INTC_IPRL_INT22) +#define CONFIG_SYS_TMRINTR_PEND	(CONFIG_SYS_TMRINTR_MASK) +#define CONFIG_SYS_TMRINTR_PRI		(0)		/* Level must include inorder to work */ +#define CONFIG_SYS_TIMER_PRESCALER	(((gd->bus_clk / 1000000) - 1) << 8)  #endif -#define CFG_INTR_BASE		(MMAP_INTC0) -#define CFG_NUM_IRQS		(128) +#define CONFIG_SYS_INTR_BASE		(MMAP_INTC0) +#define CONFIG_SYS_NUM_IRQS		(128)  #endif				/* CONFIG_M5271 */  #ifdef CONFIG_M5272  #include <asm/immap_5272.h>  #include <asm/m5272.h> -#define CFG_FEC0_IOBASE		(MMAP_FEC) -#define CFG_UART_BASE		(MMAP_UART0 + (CFG_UART_PORT * 0x40)) +#define CONFIG_SYS_FEC0_IOBASE		(MMAP_FEC) +#define CONFIG_SYS_UART_BASE		(MMAP_UART0 + (CONFIG_SYS_UART_PORT * 0x40)) -#define CFG_INTR_BASE		(MMAP_INTC) -#define CFG_NUM_IRQS		(64) +#define CONFIG_SYS_INTR_BASE		(MMAP_INTC) +#define CONFIG_SYS_NUM_IRQS		(64)  /* Timer */  #ifdef CONFIG_MCFTMR -#define CFG_UDELAY_BASE		(MMAP_TMR0) -#define CFG_TMR_BASE		(MMAP_TMR3) -#define CFG_TMRPND_REG		(((volatile intctrl_t *)(CFG_INTR_BASE))->int_isr) -#define CFG_TMRINTR_NO		(INT_TMR3) -#define CFG_TMRINTR_MASK	(INT_ISR_INT24) -#define CFG_TMRINTR_PEND	(0) -#define CFG_TMRINTR_PRI		(INT_ICR1_TMR3PI | INT_ICR1_TMR3IPL(5)) -#define CFG_TIMER_PRESCALER	(((gd->bus_clk / 1000000) - 1) << 8) +#define CONFIG_SYS_UDELAY_BASE		(MMAP_TMR0) +#define CONFIG_SYS_TMR_BASE		(MMAP_TMR3) +#define CONFIG_SYS_TMRPND_REG		(((volatile intctrl_t *)(CONFIG_SYS_INTR_BASE))->int_isr) +#define CONFIG_SYS_TMRINTR_NO		(INT_TMR3) +#define CONFIG_SYS_TMRINTR_MASK	(INT_ISR_INT24) +#define CONFIG_SYS_TMRINTR_PEND	(0) +#define CONFIG_SYS_TMRINTR_PRI		(INT_ICR1_TMR3PI | INT_ICR1_TMR3IPL(5)) +#define CONFIG_SYS_TIMER_PRESCALER	(((gd->bus_clk / 1000000) - 1) << 8)  #endif  #endif				/* CONFIG_M5272 */ @@ -184,23 +184,23 @@  #include <asm/immap_5275.h>  #include <asm/m5275.h> -#define CFG_FEC0_IOBASE		(MMAP_FEC0) -#define CFG_FEC1_IOBASE		(MMAP_FEC1) -#define CFG_UART_BASE		(MMAP_UART0 + (CFG_UART_PORT * 0x40)) +#define CONFIG_SYS_FEC0_IOBASE		(MMAP_FEC0) +#define CONFIG_SYS_FEC1_IOBASE		(MMAP_FEC1) +#define CONFIG_SYS_UART_BASE		(MMAP_UART0 + (CONFIG_SYS_UART_PORT * 0x40)) -#define CFG_INTR_BASE		(MMAP_INTC0) -#define CFG_NUM_IRQS		(192) +#define CONFIG_SYS_INTR_BASE		(MMAP_INTC0) +#define CONFIG_SYS_NUM_IRQS		(192)  /* Timer */  #ifdef CONFIG_MCFTMR -#define CFG_UDELAY_BASE		(MMAP_DTMR0) -#define CFG_TMR_BASE		(MMAP_DTMR3) -#define CFG_TMRPND_REG		(((volatile int0_t *)(CFG_INTR_BASE))->iprl0) -#define CFG_TMRINTR_NO		(INT0_LO_DTMR3) -#define CFG_TMRINTR_MASK	(INTC_IPRL_INT22) -#define CFG_TMRINTR_PEND	(CFG_TMRINTR_MASK) -#define CFG_TMRINTR_PRI		(0x1E) -#define CFG_TIMER_PRESCALER	(((gd->bus_clk / 1000000) - 1) << 8) +#define CONFIG_SYS_UDELAY_BASE		(MMAP_DTMR0) +#define CONFIG_SYS_TMR_BASE		(MMAP_DTMR3) +#define CONFIG_SYS_TMRPND_REG		(((volatile int0_t *)(CONFIG_SYS_INTR_BASE))->iprl0) +#define CONFIG_SYS_TMRINTR_NO		(INT0_LO_DTMR3) +#define CONFIG_SYS_TMRINTR_MASK	(INTC_IPRL_INT22) +#define CONFIG_SYS_TMRINTR_PEND	(CONFIG_SYS_TMRINTR_MASK) +#define CONFIG_SYS_TMRINTR_PRI		(0x1E) +#define CONFIG_SYS_TIMER_PRESCALER	(((gd->bus_clk / 1000000) - 1) << 8)  #endif  #endif				/* CONFIG_M5275 */ @@ -208,22 +208,22 @@  #include <asm/immap_5282.h>  #include <asm/m5282.h> -#define CFG_FEC0_IOBASE		(MMAP_FEC) -#define CFG_UART_BASE		(MMAP_UART0 + (CFG_UART_PORT * 0x40)) +#define CONFIG_SYS_FEC0_IOBASE		(MMAP_FEC) +#define CONFIG_SYS_UART_BASE		(MMAP_UART0 + (CONFIG_SYS_UART_PORT * 0x40)) -#define CFG_INTR_BASE		(MMAP_INTC0) -#define CFG_NUM_IRQS		(128) +#define CONFIG_SYS_INTR_BASE		(MMAP_INTC0) +#define CONFIG_SYS_NUM_IRQS		(128)  /* Timer */  #ifdef CONFIG_MCFTMR -#define CFG_UDELAY_BASE		(MMAP_DTMR0) -#define CFG_TMR_BASE		(MMAP_DTMR3) -#define CFG_TMRPND_REG		(((volatile int0_t *)(CFG_INTR_BASE))->iprl0) -#define CFG_TMRINTR_NO		(INT0_LO_DTMR3) -#define CFG_TMRINTR_MASK	(1 << INT0_LO_DTMR3) -#define CFG_TMRINTR_PEND	(CFG_TMRINTR_MASK) -#define CFG_TMRINTR_PRI		(0x1E)		/* Level must include inorder to work */ -#define CFG_TIMER_PRESCALER	(((gd->bus_clk / 1000000) - 1) << 8) +#define CONFIG_SYS_UDELAY_BASE		(MMAP_DTMR0) +#define CONFIG_SYS_TMR_BASE		(MMAP_DTMR3) +#define CONFIG_SYS_TMRPND_REG		(((volatile int0_t *)(CONFIG_SYS_INTR_BASE))->iprl0) +#define CONFIG_SYS_TMRINTR_NO		(INT0_LO_DTMR3) +#define CONFIG_SYS_TMRINTR_MASK	(1 << INT0_LO_DTMR3) +#define CONFIG_SYS_TMRINTR_PEND	(CONFIG_SYS_TMRINTR_MASK) +#define CONFIG_SYS_TMRINTR_PRI		(0x1E)		/* Level must include inorder to work */ +#define CONFIG_SYS_TIMER_PRESCALER	(((gd->bus_clk / 1000000) - 1) << 8)  #endif  #endif				/* CONFIG_M5282 */ @@ -231,71 +231,71 @@  #include <asm/immap_5329.h>  #include <asm/m5329.h> -#define CFG_FEC0_IOBASE		(MMAP_FEC) -#define CFG_UART_BASE		(MMAP_UART0 + (CFG_UART_PORT * 0x4000)) -#define CFG_MCFRTC_BASE		(MMAP_RTC) +#define CONFIG_SYS_FEC0_IOBASE		(MMAP_FEC) +#define CONFIG_SYS_UART_BASE		(MMAP_UART0 + (CONFIG_SYS_UART_PORT * 0x4000)) +#define CONFIG_SYS_MCFRTC_BASE		(MMAP_RTC)  /* Timer */  #ifdef CONFIG_MCFTMR -#define CFG_UDELAY_BASE		(MMAP_DTMR0) -#define CFG_TMR_BASE		(MMAP_DTMR1) -#define CFG_TMRPND_REG		(((volatile int0_t *)(CFG_INTR_BASE))->iprh0) -#define CFG_TMRINTR_NO		(INT0_HI_DTMR1) -#define CFG_TMRINTR_MASK	(INTC_IPRH_INT33) -#define CFG_TMRINTR_PEND	(CFG_TMRINTR_MASK) -#define CFG_TMRINTR_PRI		(6) -#define CFG_TIMER_PRESCALER	(((gd->bus_clk / 1000000) - 1) << 8) +#define CONFIG_SYS_UDELAY_BASE		(MMAP_DTMR0) +#define CONFIG_SYS_TMR_BASE		(MMAP_DTMR1) +#define CONFIG_SYS_TMRPND_REG		(((volatile int0_t *)(CONFIG_SYS_INTR_BASE))->iprh0) +#define CONFIG_SYS_TMRINTR_NO		(INT0_HI_DTMR1) +#define CONFIG_SYS_TMRINTR_MASK	(INTC_IPRH_INT33) +#define CONFIG_SYS_TMRINTR_PEND	(CONFIG_SYS_TMRINTR_MASK) +#define CONFIG_SYS_TMRINTR_PRI		(6) +#define CONFIG_SYS_TIMER_PRESCALER	(((gd->bus_clk / 1000000) - 1) << 8)  #endif  #ifdef CONFIG_MCFPIT -#define CFG_UDELAY_BASE		(MMAP_PIT0) -#define CFG_PIT_BASE		(MMAP_PIT1) -#define CFG_PIT_PRESCALE	(6) +#define CONFIG_SYS_UDELAY_BASE		(MMAP_PIT0) +#define CONFIG_SYS_PIT_BASE		(MMAP_PIT1) +#define CONFIG_SYS_PIT_PRESCALE	(6)  #endif -#define CFG_INTR_BASE		(MMAP_INTC0) -#define CFG_NUM_IRQS		(128) +#define CONFIG_SYS_INTR_BASE		(MMAP_INTC0) +#define CONFIG_SYS_NUM_IRQS		(128)  #endif				/* CONFIG_M5329 && CONFIG_M5373 */  #if defined(CONFIG_M54451) || defined(CONFIG_M54455)  #include <asm/immap_5445x.h>  #include <asm/m5445x.h> -#define CFG_FEC0_IOBASE		(MMAP_FEC0) +#define CONFIG_SYS_FEC0_IOBASE		(MMAP_FEC0)  #if defined(CONFIG_M54455EVB) -#define CFG_FEC1_IOBASE		(MMAP_FEC1) +#define CONFIG_SYS_FEC1_IOBASE		(MMAP_FEC1)  #endif -#define CFG_UART_BASE		(MMAP_UART0 + (CFG_UART_PORT * 0x4000)) +#define CONFIG_SYS_UART_BASE		(MMAP_UART0 + (CONFIG_SYS_UART_PORT * 0x4000)) -#define CFG_MCFRTC_BASE		(MMAP_RTC) +#define CONFIG_SYS_MCFRTC_BASE		(MMAP_RTC)  /* Timer */  #ifdef CONFIG_MCFTMR -#define CFG_UDELAY_BASE		(MMAP_DTMR0) -#define CFG_TMR_BASE		(MMAP_DTMR1) -#define CFG_TMRPND_REG		(((volatile int0_t *)(CFG_INTR_BASE))->iprh0) -#define CFG_TMRINTR_NO		(INT0_HI_DTMR1) -#define CFG_TMRINTR_MASK	(INTC_IPRH_INT33) -#define CFG_TMRINTR_PEND	(CFG_TMRINTR_MASK) -#define CFG_TMRINTR_PRI		(6) -#define CFG_TIMER_PRESCALER	(((gd->bus_clk / 1000000) - 1) << 8) +#define CONFIG_SYS_UDELAY_BASE		(MMAP_DTMR0) +#define CONFIG_SYS_TMR_BASE		(MMAP_DTMR1) +#define CONFIG_SYS_TMRPND_REG		(((volatile int0_t *)(CONFIG_SYS_INTR_BASE))->iprh0) +#define CONFIG_SYS_TMRINTR_NO		(INT0_HI_DTMR1) +#define CONFIG_SYS_TMRINTR_MASK	(INTC_IPRH_INT33) +#define CONFIG_SYS_TMRINTR_PEND	(CONFIG_SYS_TMRINTR_MASK) +#define CONFIG_SYS_TMRINTR_PRI		(6) +#define CONFIG_SYS_TIMER_PRESCALER	(((gd->bus_clk / 1000000) - 1) << 8)  #endif  #ifdef CONFIG_MCFPIT -#define CFG_UDELAY_BASE		(MMAP_PIT0) -#define CFG_PIT_BASE		(MMAP_PIT1) -#define CFG_PIT_PRESCALE	(6) +#define CONFIG_SYS_UDELAY_BASE		(MMAP_PIT0) +#define CONFIG_SYS_PIT_BASE		(MMAP_PIT1) +#define CONFIG_SYS_PIT_PRESCALE	(6)  #endif -#define CFG_INTR_BASE		(MMAP_INTC0) -#define CFG_NUM_IRQS		(128) +#define CONFIG_SYS_INTR_BASE		(MMAP_INTC0) +#define CONFIG_SYS_NUM_IRQS		(128)  #ifdef CONFIG_PCI -#define CFG_PCI_BAR0		(CFG_MBAR) -#define CFG_PCI_BAR5		(CFG_SDRAM_BASE) -#define CFG_PCI_TBATR0		(CFG_MBAR) -#define CFG_PCI_TBATR5		(CFG_SDRAM_BASE) +#define CONFIG_SYS_PCI_BAR0		(CONFIG_SYS_MBAR) +#define CONFIG_SYS_PCI_BAR5		(CONFIG_SYS_SDRAM_BASE) +#define CONFIG_SYS_PCI_TBATR0		(CONFIG_SYS_MBAR) +#define CONFIG_SYS_PCI_TBATR5		(CONFIG_SYS_SDRAM_BASE)  #endif  #endif				/* CONFIG_M54451 || CONFIG_M54455 */ @@ -304,8 +304,8 @@  #include <asm/m547x_8x.h>  #ifdef CONFIG_FSLDMAFEC -#define CFG_FEC0_IOBASE		(MMAP_FEC0) -#define CFG_FEC1_IOBASE		(MMAP_FEC1) +#define CONFIG_SYS_FEC0_IOBASE		(MMAP_FEC0) +#define CONFIG_SYS_FEC1_IOBASE		(MMAP_FEC1)  #define FEC0_RX_TASK		0  #define FEC0_TX_TASK		1 @@ -321,27 +321,27 @@  #define FEC1_TX_INIT		31  #endif -#define CFG_UART_BASE		(MMAP_UART0 + (CFG_UART_PORT * 0x100)) +#define CONFIG_SYS_UART_BASE		(MMAP_UART0 + (CONFIG_SYS_UART_PORT * 0x100))  #ifdef CONFIG_SLTTMR -#define CFG_UDELAY_BASE		(MMAP_SLT1) -#define CFG_TMR_BASE		(MMAP_SLT0) -#define CFG_TMRPND_REG		(((volatile int0_t *)(CFG_INTR_BASE))->iprh0) -#define CFG_TMRINTR_NO		(INT0_HI_SLT0) -#define CFG_TMRINTR_MASK	(INTC_IPRH_INT54) -#define CFG_TMRINTR_PEND	(CFG_TMRINTR_MASK) -#define CFG_TMRINTR_PRI		(0x1E) -#define CFG_TIMER_PRESCALER	(gd->bus_clk / 1000000) +#define CONFIG_SYS_UDELAY_BASE		(MMAP_SLT1) +#define CONFIG_SYS_TMR_BASE		(MMAP_SLT0) +#define CONFIG_SYS_TMRPND_REG		(((volatile int0_t *)(CONFIG_SYS_INTR_BASE))->iprh0) +#define CONFIG_SYS_TMRINTR_NO		(INT0_HI_SLT0) +#define CONFIG_SYS_TMRINTR_MASK	(INTC_IPRH_INT54) +#define CONFIG_SYS_TMRINTR_PEND	(CONFIG_SYS_TMRINTR_MASK) +#define CONFIG_SYS_TMRINTR_PRI		(0x1E) +#define CONFIG_SYS_TIMER_PRESCALER	(gd->bus_clk / 1000000)  #endif -#define CFG_INTR_BASE		(MMAP_INTC0) -#define CFG_NUM_IRQS		(128) +#define CONFIG_SYS_INTR_BASE		(MMAP_INTC0) +#define CONFIG_SYS_NUM_IRQS		(128)  #ifdef CONFIG_PCI -#define CFG_PCI_BAR0		(0x40000000) -#define CFG_PCI_BAR1		(CFG_SDRAM_BASE) -#define CFG_PCI_TBATR0		(CFG_MBAR) -#define CFG_PCI_TBATR1		(CFG_SDRAM_BASE) +#define CONFIG_SYS_PCI_BAR0		(0x40000000) +#define CONFIG_SYS_PCI_BAR1		(CONFIG_SYS_SDRAM_BASE) +#define CONFIG_SYS_PCI_TBATR0		(CONFIG_SYS_MBAR) +#define CONFIG_SYS_PCI_TBATR1		(CONFIG_SYS_SDRAM_BASE)  #endif  #endif				/* CONFIG_M547x */ @@ -350,8 +350,8 @@  #include <asm/m547x_8x.h>  #ifdef CONFIG_FSLDMAFEC -#define CFG_FEC0_IOBASE		(MMAP_FEC0) -#define CFG_FEC1_IOBASE		(MMAP_FEC1) +#define CONFIG_SYS_FEC0_IOBASE		(MMAP_FEC0) +#define CONFIG_SYS_FEC1_IOBASE		(MMAP_FEC1)  #define FEC0_RX_TASK		0  #define FEC0_TX_TASK		1 @@ -367,28 +367,28 @@  #define FEC1_TX_INIT		31  #endif -#define CFG_UART_BASE		(MMAP_UART0 + (CFG_UART_PORT * 0x100)) +#define CONFIG_SYS_UART_BASE		(MMAP_UART0 + (CONFIG_SYS_UART_PORT * 0x100))  /* Timer */  #ifdef CONFIG_SLTTMR -#define CFG_UDELAY_BASE		(MMAP_SLT1) -#define CFG_TMR_BASE		(MMAP_SLT0) -#define CFG_TMRPND_REG		(((volatile int0_t *)(CFG_INTR_BASE))->iprh0) -#define CFG_TMRINTR_NO		(INT0_HI_SLT0) -#define CFG_TMRINTR_MASK	(INTC_IPRH_INT54) -#define CFG_TMRINTR_PEND	(CFG_TMRINTR_MASK) -#define CFG_TMRINTR_PRI		(0x1E) -#define CFG_TIMER_PRESCALER	(gd->bus_clk / 1000000) +#define CONFIG_SYS_UDELAY_BASE		(MMAP_SLT1) +#define CONFIG_SYS_TMR_BASE		(MMAP_SLT0) +#define CONFIG_SYS_TMRPND_REG		(((volatile int0_t *)(CONFIG_SYS_INTR_BASE))->iprh0) +#define CONFIG_SYS_TMRINTR_NO		(INT0_HI_SLT0) +#define CONFIG_SYS_TMRINTR_MASK	(INTC_IPRH_INT54) +#define CONFIG_SYS_TMRINTR_PEND	(CONFIG_SYS_TMRINTR_MASK) +#define CONFIG_SYS_TMRINTR_PRI		(0x1E) +#define CONFIG_SYS_TIMER_PRESCALER	(gd->bus_clk / 1000000)  #endif -#define CFG_INTR_BASE		(MMAP_INTC0) -#define CFG_NUM_IRQS		(128) +#define CONFIG_SYS_INTR_BASE		(MMAP_INTC0) +#define CONFIG_SYS_NUM_IRQS		(128)  #ifdef CONFIG_PCI -#define CFG_PCI_BAR0		(CFG_MBAR) -#define CFG_PCI_BAR1		(CFG_SDRAM_BASE) -#define CFG_PCI_TBATR0		(CFG_MBAR) -#define CFG_PCI_TBATR1		(CFG_SDRAM_BASE) +#define CONFIG_SYS_PCI_BAR0		(CONFIG_SYS_MBAR) +#define CONFIG_SYS_PCI_BAR1		(CONFIG_SYS_SDRAM_BASE) +#define CONFIG_SYS_PCI_TBATR0		(CONFIG_SYS_MBAR) +#define CONFIG_SYS_PCI_TBATR1		(CONFIG_SYS_SDRAM_BASE)  #endif  #endif				/* CONFIG_M548x */ |