diff options
Diffstat (limited to 'drivers/usb/host/ehci-mxc.c')
| -rw-r--r-- | drivers/usb/host/ehci-mxc.c | 213 | 
1 files changed, 166 insertions, 47 deletions
| diff --git a/drivers/usb/host/ehci-mxc.c b/drivers/usb/host/ehci-mxc.c index a38bc9c1b..8633cab94 100644 --- a/drivers/usb/host/ehci-mxc.c +++ b/drivers/usb/host/ehci-mxc.c @@ -28,14 +28,22 @@  #define USBCTRL_OTGBASE_OFFSET	0x600 -#ifdef CONFIG_MX25 -#define MX25_USB_CTRL_IP_PUE_DOWN_BIT	(1<<6) -#define MX25_USB_CTRL_HSTD_BIT		(1<<5) -#define MX25_USB_CTRL_USBTE_BIT		(1<<4) -#define MX25_USB_CTRL_OCPOL_OTG_BIT	(1<<3) -#endif +#define MX25_OTG_SIC_SHIFT	29 +#define MX25_OTG_SIC_MASK	(0x3 << MX25_OTG_SIC_SHIFT) +#define MX25_OTG_PM_BIT		(1 << 24) +#define MX25_OTG_PP_BIT		(1 << 11) +#define MX25_OTG_OCPOL_BIT	(1 << 3) + +#define MX25_H1_SIC_SHIFT	21 +#define MX25_H1_SIC_MASK	(0x3 << MX25_H1_SIC_SHIFT) +#define MX25_H1_PP_BIT		(1 << 18) +#define MX25_H1_PM_BIT		(1 << 16) +#define MX25_H1_IPPUE_UP_BIT	(1 << 7) +#define MX25_H1_IPPUE_DOWN_BIT	(1 << 6) +#define MX25_H1_TLL_BIT		(1 << 5) +#define MX25_H1_USBTE_BIT	(1 << 4) +#define MX25_H1_OCPOL_BIT	(1 << 2) -#ifdef CONFIG_MX31  #define MX31_OTG_SIC_SHIFT	29  #define MX31_OTG_SIC_MASK	(0x3 << MX31_OTG_SIC_SHIFT)  #define MX31_OTG_PM_BIT		(1 << 24) @@ -49,59 +57,166 @@  #define MX31_H1_SIC_MASK	(0x3 << MX31_H1_SIC_SHIFT)  #define MX31_H1_PM_BIT		(1 << 8)  #define MX31_H1_DT_BIT		(1 << 4) -#endif + +#define MX35_OTG_SIC_SHIFT	29 +#define MX35_OTG_SIC_MASK	(0x3 << MX35_OTG_SIC_SHIFT) +#define MX35_OTG_PM_BIT		(1 << 24) +#define MX35_OTG_PP_BIT		(1 << 11) +#define MX35_OTG_OCPOL_BIT	(1 << 3) + +#define MX35_H1_SIC_SHIFT	21 +#define MX35_H1_SIC_MASK	(0x3 << MX35_H1_SIC_SHIFT) +#define MX35_H1_PP_BIT		(1 << 18) +#define MX35_H1_PM_BIT		(1 << 16) +#define MX35_H1_IPPUE_UP_BIT	(1 << 7) +#define MX35_H1_IPPUE_DOWN_BIT	(1 << 6) +#define MX35_H1_TLL_BIT		(1 << 5) +#define MX35_H1_USBTE_BIT	(1 << 4) +#define MX35_H1_OCPOL_BIT	(1 << 2)  static int mxc_set_usbcontrol(int port, unsigned int flags)  {  	unsigned int v; -#ifdef CONFIG_MX25 -	v = MX25_USB_CTRL_IP_PUE_DOWN_BIT | MX25_USB_CTRL_HSTD_BIT | -		MX25_USB_CTRL_USBTE_BIT | MX25_USB_CTRL_OCPOL_OTG_BIT; -#endif +	v = readl(IMX_USB_BASE + USBCTRL_OTGBASE_OFFSET); +#if defined(CONFIG_MX25) +	switch (port) { +	case 0:	/* OTG port */ +		v &= ~(MX25_OTG_SIC_MASK | MX25_OTG_PM_BIT | MX25_OTG_PP_BIT | +				MX25_OTG_OCPOL_BIT); +		v |= (flags & MXC_EHCI_INTERFACE_MASK) << MX25_OTG_SIC_SHIFT; -#ifdef CONFIG_MX31 -		v = readl(IMX_USB_BASE + USBCTRL_OTGBASE_OFFSET); +		if (!(flags & MXC_EHCI_POWER_PINS_ENABLED)) +			v |= MX25_OTG_PM_BIT; -		switch (port) { -		case 0:	/* OTG port */ -			v &= ~(MX31_OTG_SIC_MASK | MX31_OTG_PM_BIT); -			v |= (flags & MXC_EHCI_INTERFACE_MASK) -					<< MX31_OTG_SIC_SHIFT; -			if (!(flags & MXC_EHCI_POWER_PINS_ENABLED)) -				v |= MX31_OTG_PM_BIT; +		if (flags & MXC_EHCI_PWR_PIN_ACTIVE_HIGH) +			v |= MX25_OTG_PP_BIT; -			break; -		case 1: /* H1 port */ -			v &= ~(MX31_H1_SIC_MASK | MX31_H1_PM_BIT | -				MX31_H1_DT_BIT); -			v |= (flags & MXC_EHCI_INTERFACE_MASK) -						<< MX31_H1_SIC_SHIFT; -			if (!(flags & MXC_EHCI_POWER_PINS_ENABLED)) -				v |= MX31_H1_PM_BIT; +		if (!(flags & MXC_EHCI_OC_PIN_ACTIVE_LOW)) +			v |= MX25_OTG_OCPOL_BIT; -			if (!(flags & MXC_EHCI_TTL_ENABLED)) -				v |= MX31_H1_DT_BIT; +		break; +	case 1: /* H1 port */ +		v &= ~(MX25_H1_SIC_MASK | MX25_H1_PM_BIT | MX25_H1_PP_BIT | +				MX25_H1_OCPOL_BIT | MX25_H1_TLL_BIT | +				MX25_H1_USBTE_BIT | MX25_H1_IPPUE_DOWN_BIT | +				MX25_H1_IPPUE_UP_BIT); +		v |= (flags & MXC_EHCI_INTERFACE_MASK) << MX25_H1_SIC_SHIFT; -			break; -		case 2:	/* H2 port */ -			v &= ~(MX31_H2_SIC_MASK | MX31_H2_PM_BIT | -				MX31_H2_DT_BIT); -			v |= (flags & MXC_EHCI_INTERFACE_MASK) -						<< MX31_H2_SIC_SHIFT; -			if (!(flags & MXC_EHCI_POWER_PINS_ENABLED)) -				v |= MX31_H2_PM_BIT; +		if (!(flags & MXC_EHCI_POWER_PINS_ENABLED)) +			v |= MX25_H1_PM_BIT; -			if (!(flags & MXC_EHCI_TTL_ENABLED)) -				v |= MX31_H2_DT_BIT; +		if (flags & MXC_EHCI_PWR_PIN_ACTIVE_HIGH) +			v |= MX25_H1_PP_BIT; -			break; -		default: -			return -EINVAL; -		} -#endif +		if (!(flags & MXC_EHCI_OC_PIN_ACTIVE_LOW)) +			v |= MX25_H1_OCPOL_BIT; + +		if (!(flags & MXC_EHCI_TTL_ENABLED)) +			v |= MX25_H1_TLL_BIT; + +		if (flags & MXC_EHCI_INTERNAL_PHY) +			v |= MX25_H1_USBTE_BIT; + +		if (flags & MXC_EHCI_IPPUE_DOWN) +			v |= MX25_H1_IPPUE_DOWN_BIT; + +		if (flags & MXC_EHCI_IPPUE_UP) +			v |= MX25_H1_IPPUE_UP_BIT; + +		break; +	default: +		return -EINVAL; +	} +#elif defined(CONFIG_MX31) +	switch (port) { +	case 0:	/* OTG port */ +		v &= ~(MX31_OTG_SIC_MASK | MX31_OTG_PM_BIT); +		v |= (flags & MXC_EHCI_INTERFACE_MASK) << MX31_OTG_SIC_SHIFT; + +		if (!(flags & MXC_EHCI_POWER_PINS_ENABLED)) +			v |= MX31_OTG_PM_BIT; + +		break; +	case 1: /* H1 port */ +		v &= ~(MX31_H1_SIC_MASK | MX31_H1_PM_BIT | MX31_H1_DT_BIT); +		v |= (flags & MXC_EHCI_INTERFACE_MASK) << MX31_H1_SIC_SHIFT; + +		if (!(flags & MXC_EHCI_POWER_PINS_ENABLED)) +			v |= MX31_H1_PM_BIT; + +		if (!(flags & MXC_EHCI_TTL_ENABLED)) +			v |= MX31_H1_DT_BIT; +		break; +	case 2:	/* H2 port */ +		v &= ~(MX31_H2_SIC_MASK | MX31_H2_PM_BIT | MX31_H2_DT_BIT); +		v |= (flags & MXC_EHCI_INTERFACE_MASK) << MX31_H2_SIC_SHIFT; + +		if (!(flags & MXC_EHCI_POWER_PINS_ENABLED)) +			v |= MX31_H2_PM_BIT; + +		if (!(flags & MXC_EHCI_TTL_ENABLED)) +			v |= MX31_H2_DT_BIT; + +		break; +	default: +		return -EINVAL; +	} +#elif defined(CONFIG_MX35) +	switch (port) { +	case 0:	/* OTG port */ +		v &= ~(MX35_OTG_SIC_MASK | MX35_OTG_PM_BIT | MX35_OTG_PP_BIT | +				MX35_OTG_OCPOL_BIT); +		v |= (flags & MXC_EHCI_INTERFACE_MASK) << MX35_OTG_SIC_SHIFT; + +		if (!(flags & MXC_EHCI_POWER_PINS_ENABLED)) +			v |= MX35_OTG_PM_BIT; + +		if (flags & MXC_EHCI_PWR_PIN_ACTIVE_HIGH) +			v |= MX35_OTG_PP_BIT; + +		if (!(flags & MXC_EHCI_OC_PIN_ACTIVE_LOW)) +			v |= MX35_OTG_OCPOL_BIT; + +		break; +	case 1: /* H1 port */ +		v &= ~(MX35_H1_SIC_MASK | MX35_H1_PM_BIT | MX35_H1_PP_BIT | +				MX35_H1_OCPOL_BIT | MX35_H1_TLL_BIT | +				MX35_H1_USBTE_BIT | MX35_H1_IPPUE_DOWN_BIT | +				MX35_H1_IPPUE_UP_BIT); +		v |= (flags & MXC_EHCI_INTERFACE_MASK) << MX35_H1_SIC_SHIFT; + +		if (!(flags & MXC_EHCI_POWER_PINS_ENABLED)) +			v |= MX35_H1_PM_BIT; + +		if (flags & MXC_EHCI_PWR_PIN_ACTIVE_HIGH) +			v |= MX35_H1_PP_BIT; + +		if (!(flags & MXC_EHCI_OC_PIN_ACTIVE_LOW)) +			v |= MX35_H1_OCPOL_BIT; + +		if (!(flags & MXC_EHCI_TTL_ENABLED)) +			v |= MX35_H1_TLL_BIT; + +		if (flags & MXC_EHCI_INTERNAL_PHY) +			v |= MX35_H1_USBTE_BIT; + +		if (flags & MXC_EHCI_IPPUE_DOWN) +			v |= MX35_H1_IPPUE_DOWN_BIT; + +		if (flags & MXC_EHCI_IPPUE_UP) +			v |= MX35_H1_IPPUE_UP_BIT; + +		break; +	default: +		return -EINVAL; +	} +#else +#error MXC EHCI USB driver not supported on this platform +#endif  	writel(v, IMX_USB_BASE + USBCTRL_OTGBASE_OFFSET); +  	return 0;  } @@ -119,13 +234,17 @@ int ehci_hcd_init(int index, struct ehci_hccr **hccr, struct ehci_hcor **hcor)  	udelay(80);  	ehci = (struct usb_ehci *)(IMX_USB_BASE + -		(0x200 * CONFIG_MXC_USB_PORT)); +			IMX_USB_PORT_OFFSET * CONFIG_MXC_USB_PORT);  	*hccr = (struct ehci_hccr *)((uint32_t)&ehci->caplength);  	*hcor = (struct ehci_hcor *)((uint32_t) *hccr +  			HC_LENGTH(ehci_readl(&(*hccr)->cr_capbase)));  	setbits_le32(&ehci->usbmode, CM_HOST);  	__raw_writel(CONFIG_MXC_USB_PORTSC, &ehci->portsc);  	mxc_set_usbcontrol(CONFIG_MXC_USB_PORT, CONFIG_MXC_USB_FLAGS); +#ifdef CONFIG_MX35 +	/* Workaround for ENGcm11601 */ +	__raw_writel(0, &ehci->sbuscfg); +#endif  	udelay(10000); |