diff options
Diffstat (limited to 'drivers/pci')
| -rw-r--r-- | drivers/pci/pci.c | 2 | ||||
| -rw-r--r-- | drivers/pci/pci_auto.c | 8 | ||||
| -rw-r--r-- | drivers/pci/tsi108_pci.c | 38 | ||||
| -rw-r--r-- | drivers/pci/w83c553f.c | 4 | 
4 files changed, 26 insertions, 26 deletions
| diff --git a/drivers/pci/pci.c b/drivers/pci/pci.c index b5eea89e7..41780dbe7 100644 --- a/drivers/pci/pci.c +++ b/drivers/pci/pci.c @@ -157,7 +157,7 @@ pci_dev_t pci_find_devices(struct pci_device_id *ids, int index)  	for (hose = hose_head; hose; hose = hose->next)  	{ -#ifdef CFG_SCSI_SCAN_BUS_REVERSE +#ifdef CONFIG_SYS_SCSI_SCAN_BUS_REVERSE  		for (bus = hose->last_busno; bus >= hose->first_busno; bus--)  #else  		for (bus = hose->first_busno; bus <= hose->last_busno; bus++) diff --git a/drivers/pci/pci_auto.c b/drivers/pci/pci_auto.c index 2acf9bf78..384435951 100644 --- a/drivers/pci/pci_auto.c +++ b/drivers/pci/pci_auto.c @@ -26,9 +26,9 @@  #define	PCIAUTO_IDE_MODE_MASK		0x05 -/* the user can define CFG_PCI_CACHE_LINE_SIZE to avoid problems */ -#ifndef CFG_PCI_CACHE_LINE_SIZE -#define CFG_PCI_CACHE_LINE_SIZE	8 +/* the user can define CONFIG_SYS_PCI_CACHE_LINE_SIZE to avoid problems */ +#ifndef CONFIG_SYS_PCI_CACHE_LINE_SIZE +#define CONFIG_SYS_PCI_CACHE_LINE_SIZE	8  #endif  /* @@ -154,7 +154,7 @@ void pciauto_setup_device(struct pci_controller *hose,  	pci_hose_write_config_dword(hose, dev, PCI_COMMAND, cmdstat);  	pci_hose_write_config_byte(hose, dev, PCI_CACHE_LINE_SIZE, -		CFG_PCI_CACHE_LINE_SIZE); +		CONFIG_SYS_PCI_CACHE_LINE_SIZE);  	pci_hose_write_config_byte(hose, dev, PCI_LATENCY_TIMER, 0x80);  } diff --git a/drivers/pci/tsi108_pci.c b/drivers/pci/tsi108_pci.c index edd614f23..d153fc6be 100644 --- a/drivers/pci/tsi108_pci.c +++ b/drivers/pci/tsi108_pci.c @@ -47,32 +47,32 @@ void tsi108_clear_pci_error (void)  	 * requests.  	 */  	/* Read PB Error Log Registers */ -	err_stat = *(volatile u32 *)(CFG_TSI108_CSR_BASE + +	err_stat = *(volatile u32 *)(CONFIG_SYS_TSI108_CSR_BASE +  				     TSI108_PB_REG_OFFSET + PB_ERRCS); -	err_addr = *(volatile u32 *)(CFG_TSI108_CSR_BASE + +	err_addr = *(volatile u32 *)(CONFIG_SYS_TSI108_CSR_BASE +  				     TSI108_PB_REG_OFFSET + PB_AERR);  	if (err_stat & PB_ERRCS_ES) {  		/* Clear PCI/X bus errors if applicable */ -		if ((err_addr & 0xFF000000) == CFG_PCI_CFG_BASE) { +		if ((err_addr & 0xFF000000) == CONFIG_SYS_PCI_CFG_BASE) {  			/* Clear error flag */ -			*(u32 *) (CFG_TSI108_CSR_BASE + +			*(u32 *) (CONFIG_SYS_TSI108_CSR_BASE +  				  TSI108_PB_REG_OFFSET + PB_ERRCS) =  			    PB_ERRCS_ES;  			/* Clear read error reported in PB_ISR */ -			*(u32 *) (CFG_TSI108_CSR_BASE + +			*(u32 *) (CONFIG_SYS_TSI108_CSR_BASE +  				  TSI108_PB_REG_OFFSET + PB_ISR) =  			    PB_ISR_PBS_RD_ERR;  		/* Clear errors reported by PCI CSR (Normally Master Abort) */ -			pci_stat = *(volatile u32 *)(CFG_TSI108_CSR_BASE + +			pci_stat = *(volatile u32 *)(CONFIG_SYS_TSI108_CSR_BASE +  						     TSI108_PCI_REG_OFFSET +  						     PCI_CSR); -			*(volatile u32 *)(CFG_TSI108_CSR_BASE + +			*(volatile u32 *)(CONFIG_SYS_TSI108_CSR_BASE +  					  TSI108_PCI_REG_OFFSET + PCI_CSR) =  			    pci_stat; -			*(volatile u32 *)(CFG_TSI108_CSR_BASE + +			*(volatile u32 *)(CONFIG_SYS_TSI108_CSR_BASE +  					  TSI108_PCI_REG_OFFSET +  					  PCI_IRP_STAT) = PCI_IRP_STAT_P_CSR;  		} @@ -102,8 +102,8 @@ unsigned int __get_pci_config_dword (u32 addr)  static int tsi108_read_config_dword (struct pci_controller *hose,  				    pci_dev_t dev, int offset, u32 * value)  { -	dev &= (CFG_PCI_CFG_SIZE - 1); -	dev |= (CFG_PCI_CFG_BASE | (offset & 0xfc)); +	dev &= (CONFIG_SYS_PCI_CFG_SIZE - 1); +	dev |= (CONFIG_SYS_PCI_CFG_BASE | (offset & 0xfc));  	*value = __get_pci_config_dword(dev);  	if (0xFFFFFFFF == *value)  		tsi108_clear_pci_error (); @@ -113,8 +113,8 @@ static int tsi108_read_config_dword (struct pci_controller *hose,  static int tsi108_write_config_dword (struct pci_controller *hose,  				     pci_dev_t dev, int offset, u32 value)  { -	dev &= (CFG_PCI_CFG_SIZE - 1); -	dev |= (CFG_PCI_CFG_BASE | (offset & 0xfc)); +	dev &= (CONFIG_SYS_PCI_CFG_SIZE - 1); +	dev |= (CONFIG_SYS_PCI_CFG_BASE | (offset & 0xfc));  	out_le32 ((volatile unsigned *)dev, value); @@ -129,19 +129,19 @@ void pci_init_board (void)  	hose->last_busno = 0xff;  	pci_set_region (hose->regions + 0, -		       CFG_PCI_MEMORY_BUS, -		       CFG_PCI_MEMORY_PHYS, -		       CFG_PCI_MEMORY_SIZE, PCI_REGION_MEM | PCI_REGION_MEMORY); +		       CONFIG_SYS_PCI_MEMORY_BUS, +		       CONFIG_SYS_PCI_MEMORY_PHYS, +		       CONFIG_SYS_PCI_MEMORY_SIZE, PCI_REGION_MEM | PCI_REGION_MEMORY);  	/* PCI memory space */  	pci_set_region (hose->regions + 1, -		       CFG_PCI_MEM_BUS, -		       CFG_PCI_MEM_PHYS, CFG_PCI_MEM_SIZE, PCI_REGION_MEM); +		       CONFIG_SYS_PCI_MEM_BUS, +		       CONFIG_SYS_PCI_MEM_PHYS, CONFIG_SYS_PCI_MEM_SIZE, PCI_REGION_MEM);  	/* PCI I/O space */  	pci_set_region (hose->regions + 2, -		       CFG_PCI_IO_BUS, -		       CFG_PCI_IO_PHYS, CFG_PCI_IO_SIZE, PCI_REGION_IO); +		       CONFIG_SYS_PCI_IO_BUS, +		       CONFIG_SYS_PCI_IO_PHYS, CONFIG_SYS_PCI_IO_SIZE, PCI_REGION_IO);  	hose->region_count = 3; diff --git a/drivers/pci/w83c553f.c b/drivers/pci/w83c553f.c index d7355a408..85614223f 100644 --- a/drivers/pci/w83c553f.c +++ b/drivers/pci/w83c553f.c @@ -42,7 +42,7 @@  			out_be16((u16*) (addr),(val)); udelay(1); \  			} while (0) -extern uint ide_bus_offset[CFG_IDE_MAXBUS]; +extern uint ide_bus_offset[CONFIG_SYS_IDE_MAXBUS];  void initialise_pic(void);  void initialise_dma(void); @@ -105,7 +105,7 @@ void initialise_w83c553f(void)  	pci_read_config_dword(devbusfn, PCI_BASE_ADDRESS_0, &ide_bus_offset[0]);  	ide_bus_offset[0] &= ~1; -#if CFG_IDE_MAXBUS > 1 +#if CONFIG_SYS_IDE_MAXBUS > 1  	pci_read_config_dword(devbusfn, PCI_BASE_ADDRESS_2, &ide_bus_offset[1]);  	ide_bus_offset[1] &= ~1;  #endif |