diff options
Diffstat (limited to 'cpu/ppc4xx/vecnum.h')
| -rw-r--r-- | cpu/ppc4xx/vecnum.h | 89 | 
1 files changed, 88 insertions, 1 deletions
| diff --git a/cpu/ppc4xx/vecnum.h b/cpu/ppc4xx/vecnum.h index 93cef026a..685d48bcf 100644 --- a/cpu/ppc4xx/vecnum.h +++ b/cpu/ppc4xx/vecnum.h @@ -31,7 +31,94 @@  #ifndef _VECNUMS_H_  #define _VECNUMS_H_ -#if defined(CONFIG_440SPE) +#if defined(CONFIG_440EPX) || defined(CONFIG_440GRX) + +/* UIC 0 */ +#define VECNUM_U0                   0  /* UART 0                        */ +#define VECNUM_U1                   1  /* UART 1                        */ +#define VECNUM_IIC0                 2  /* IIC                           */ +#define VECNUM_KRD                  3  /* Kasumi Ready for data         */ +#define VECNUM_KDA                  4  /* Kasumi Data Available         */ +#define VECNUM_PCRW                 5  /* PCI command register write    */ +#define VECNUM_PPM                  6  /* PCI power management          */ +#define VECNUM_IIC1                 7  /* IIC                           */ +#define VECNUM_SPI                  8  /* SPI                           */ +#define VECNUM_EPCISER              9  /* External PCI SERR             */ +#define VECNUM_MTE                 10  /* MAL TXEOB                     */ +#define VECNUM_MRE                 11  /* MAL RXEOB                     */ +#define VECNUM_D0                  12  /* DMA channel 0                 */ +#define VECNUM_D1                  13  /* DMA channel 1                 */ +#define VECNUM_D2                  14  /* DMA channel 2                 */ +#define VECNUM_D3                  15  /* DMA channel 3                 */ +#define VECNUM_UD0                 16  /* UDMA irq 0                    */ +#define VECNUM_UD1                 17  /* UDMA irq 1                    */ +#define VECNUM_UD2                 18  /* UDMA irq 2                    */ +#define VECNUM_UD3                 19  /* UDMA irq 3                    */ +#define VECNUM_HSB2D               20  /* USB2.0 Device                 */ +#define VECNUM_USBDEV		   20  /* USB 1.1/USB 2.0 Device        */ +#define VECNUM_OHCI1               21  /* USB2.0 Host OHCI irq 1        */ +#define VECNUM_OHCI2               22  /* USB2.0 Host OHCI irq 2        */ +#define VECNUM_EIP94               23  /* Security EIP94                */ +#define VECNUM_ETH0                24  /* Emac 0                        */ +#define VECNUM_ETH1                25  /* Emac 1                        */ +#define VECNUM_EHCI                26  /* USB2.0 Host EHCI              */ +#define VECNUM_EIR4                27  /* External interrupt 4          */ +#define VECNUM_UIC2NC              28  /* UIC2 non-critical interrupt   */ +#define VECNUM_UIC2C               29  /* UIC2 critical interrupt       */ +#define VECNUM_UIC1NC              30  /* UIC1 non-critical interrupt   */ +#define VECNUM_UIC1C               31  /* UIC1 critical interrupt       */ + +/* UIC 1 */ +#define VECNUM_MS           (32 +  0)  /* MAL SERR                      */ +#define VECNUM_MTDE         (32 +  1)  /* MAL TXDE                      */ +#define VECNUM_MRDE         (32 +  2)  /* MAL RXDE                      */ +#define VECNUM_U2           (32 +  3)  /* UART 2                        */ +#define VECNUM_U3           (32 +  4)  /* UART 3                        */ +#define VECNUM_EBCO         (32 +  5)  /* EBCO interrupt status         */ +#define VECNUM_NDFC         (32 +  6)  /* NDFC                          */ +#define VECNUM_KSLE         (32 +  7)  /* KASUMI slave error            */ +#define VECNUM_CT5          (32 +  8)  /* GPT compare timer 5           */ +#define VECNUM_CT6          (32 +  9)  /* GPT compare timer 6           */ +#define VECNUM_PLB34I0      (32 + 10)  /* PLB3X4X MIRQ0                 */ +#define VECNUM_PLB34I1      (32 + 11)  /* PLB3X4X MIRQ1                 */ +#define VECNUM_PLB34I2      (32 + 12)  /* PLB3X4X MIRQ2                 */ +#define VECNUM_PLB34I3      (32 + 13)  /* PLB3X4X MIRQ3                 */ +#define VECNUM_PLB34I4      (32 + 14)  /* PLB3X4X MIRQ4                 */ +#define VECNUM_PLB34I5      (32 + 15)  /* PLB3X4X MIRQ5                 */ +#define VECNUM_CT0          (32 + 16)  /* GPT compare timer 0           */ +#define VECNUM_CT1          (32 + 17)  /* GPT compare timer 1           */ +#define VECNUM_EIR7         (32 + 18)  /* External interrupt 7          */ +#define VECNUM_EIR8         (32 + 19)  /* External interrupt 8          */ +#define VECNUM_EIR9         (32 + 20)  /* External interrupt 9          */ +#define VECNUM_CT2          (32 + 21)  /* GPT compare timer 2           */ +#define VECNUM_CT3          (32 + 22)  /* GPT compare timer 3           */ +#define VECNUM_CT4          (32 + 23)  /* GPT compare timer 4           */ +#define VECNUM_SRE          (32 + 24)  /* Serial ROM error              */ +#define VECNUM_GPTDC        (32 + 25)  /* GPT decrementer pulse         */ +#define VECNUM_RSVD0        (32 + 26)  /* Reserved                      */ +#define VECNUM_EPCIPER      (32 + 27)  /* External PCI PERR             */ +#define VECNUM_EIR0         (32 + 28)  /* External interrupt 0          */ +#define VECNUM_EWU0         (32 + 29)  /* Ethernet 0 wakeup             */ +#define VECNUM_EIR1         (32 + 30)  /* External interrupt 1          */ +#define VECNUM_EWU1         (32 + 31)  /* Ethernet 1 wakeup             */ + +#define VECNUM_TXDE         VECNUM_MTDE +#define VECNUM_RXDE         VECNUM_MRDE + +/* UIC 2 */ +#define VECNUM_EIR5         (62 +  0)  /* External interrupt 5          */ +#define VECNUM_EIR6         (62 +  1)  /* External interrupt 6          */ +#define VECNUM_OPB          (62 +  2)  /* OPB to PLB bridge int stat    */ +#define VECNUM_EIR2         (62 +  3)  /* External interrupt 2          */ +#define VECNUM_EIR3         (62 +  4)  /* External interrupt 3          */ +#define VECNUM_DDR2         (62 +  5)  /* DDR2 sdram                    */ +#define VECNUM_MCTX0        (62 +  6)  /* MAl intp coalescence TX0      */ +#define VECNUM_MCTX1        (62 +  7)  /* MAl intp coalescence TX1      */ +#define VECNUM_MCTR0        (62 +  8)  /* MAl intp coalescence TR0      */ +#define VECNUM_MCTR1        (62 +  9)  /* MAl intp coalescence TR1      */ + +#elif defined(CONFIG_440SPE) +  /* UIC 0 */  #define VECNUM_U0           0           /* UART0                        */  #define VECNUM_U1           1           /* UART1                        */ |