diff options
Diffstat (limited to 'cpu/mpc8xx')
| -rw-r--r-- | cpu/mpc8xx/fec.c | 2 | ||||
| -rw-r--r-- | cpu/mpc8xx/speed.c | 9 | 
2 files changed, 7 insertions, 4 deletions
diff --git a/cpu/mpc8xx/fec.c b/cpu/mpc8xx/fec.c index 9ebee592d..6d2755e83 100644 --- a/cpu/mpc8xx/fec.c +++ b/cpu/mpc8xx/fec.c @@ -510,8 +510,6 @@ static void fec_pin_init(int fecidx)  #if defined(CONFIG_MPC885_FAMILY) /* MPC87x/88x have got 2 FECs and different pinout */  #if !defined(CONFIG_RMII) - -#warning this configuration is not tested; please report if it works  		immr->im_cpm.cp_pepar     |=  0x0003fffc;  		immr->im_cpm.cp_pedir     |=  0x0003fffc;  		immr->im_cpm.cp_peso      &= ~0x000087fc; diff --git a/cpu/mpc8xx/speed.c b/cpu/mpc8xx/speed.c index 57f91c0aa..101d5f9cb 100644 --- a/cpu/mpc8xx/speed.c +++ b/cpu/mpc8xx/speed.c @@ -259,7 +259,11 @@ int get_clocks_866 (void)  	 */  	sccr_reg = immr->im_clkrst.car_sccr;  	sccr_reg &= ~SCCR_EBDF11; +#if defined(CONFIG_TQM885D) +	if (gd->cpu_clk <= 80000000) { +#else  	if (gd->cpu_clk <= 66000000) { +#endif  		sccr_reg |= SCCR_EBDF00;	/* bus division factor = 1 */  		gd->bus_clk = gd->cpu_clk;  	} else { @@ -360,7 +364,8 @@ static long init_pll_866 (long clk)  #endif /* CONFIG_8xx_CPUCLK_DEFAULT */ -#if defined(CONFIG_TQM8xxL) && !defined(CONFIG_TQM866M) +#if defined(CONFIG_TQM8xxL) && !defined(CONFIG_TQM866M) \ +    && !defined(CONFIG_TQM885D)  /*   * Adjust sdram refresh rate to actual CPU clock   * and set timebase source according to actual CPU clock @@ -384,6 +389,6 @@ int adjust_sdram_tbs_8xx (void)  	return (0);  } -#endif /* CONFIG_TQM8xxL/M, !TQM866M */ +#endif /* CONFIG_TQM8xxL/M, !TQM866M, !TQM885D */  /* ------------------------------------------------------------------------- */  |